# 88F5182-based Storage Networking Platforms Open Source Community Programmer's User Guide Doc. No. MV-S400130-00, Rev. 0.5 June 25, 2007 Document Classification: Proprietary #### 88F5182 **Open Source Community Programmer's User Guide** | Document Conventions | | | | | |----------------------|-------------------------------------------------------------------------------|--|--|--| | | Note: Provides related information or information of special importance. | | | | | | Caution: Indicates potential damage to hardware or software, or loss of data. | | | | | Ļ | Warning: Indicates a risk of personal injury. | | | | | Document Status | | | | | | Doc Status: | Doc Status: Preliminary Technical Publication: 0.x | | | | For more information, visit our website at: www.marvell.com #### Disclaimer No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications. With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees: - 1) Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2; - 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and, - 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML"). At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information. Copyright © . Marvell International Ltd. All rights reserved. Marvell, the Marvell logo, Moving Forward Faster, Alaska, Fastwriter, Datacom Systems on Silicon, Libertas, Link Street, NetGX, PHYAdvantage, Prestera, Raising The Technology Bar, The Technology Within, Virtual Cable Tester, and Yukon are registered trademarks of Marvell. Ants, AnyVoltage, Discovery, DSP Switcher, Feroceon, GalNet, GalTis, Horizon, Marvell Makes It All Possible, RADLAN, UniMAC, and VCT are trademarks of Marvell. All other trademarks are the property of their respective owners. Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Document Classification: Proprietary # **Table of Contents** | Prefa | ace | | 9 | |-------|----------|----------------------------------------|----| | Abou | t This D | Document | g | | Relat | ed Doc | cuments | g | | Docu | ment C | Conventions | 10 | | Sect | ion 1. | Overview | 11 | | Sect | ion 2. | Address Map | 13 | | 2.1 | Marve | ell Processor Core Address Map | 13 | | 2.2 | PCI E | xpress Address Map | 13 | | 2.3 | PCI A | ddress Map | 13 | | 2.4 | SATA | Address Map | 14 | | 2.5 | Gigab | oit Ethernet Address Map | 14 | | 2.6 | USB0 | Address Map | 14 | | 2.7 | USB1 | Address Map | 14 | | 2.8 | IDMA | Address Map | 14 | | 2.9 | XOR / | Address Map | 14 | | 2.10 | Defau | ılt Address Map | 14 | | Sect | ion 3. | DDR SDRAM Controller Interface | 16 | | Sect | ion 4. | PCI Express Interface | 17 | | Sect | ion 5. | PCI Interface | 18 | | 5.1 | Functi | ional Description | 18 | | 5.2 | | Master Operation | | | 5.3 | | arget Operation | | | Sect | ion 6. | SATA II Interface | 20 | | Sect | ion 7. | Serial-ATA II Host Controller (SATAHC) | 21 | | 7.1 | SATA | .HC Block Diagram | 21 | | 72 | | A Operation | | | Sect | ion 8. | Gigabit Ethernet Controller Interface | 33 | |------|--------|--------------------------------------------------|----| | 8.1 | Functi | ional Description | 33 | | 8.2 | Port F | eatures | 34 | | Sect | ion 9. | USB 2.0 Interface | 36 | | 9.1 | Functi | ional Description | 36 | | Sect | ion 10 | . Cryptographic Engines and Security Accelerator | 37 | | 10.1 | Functi | ional Overview | 37 | | 10.2 | Crypto | ographic Engines Operational Description | 38 | | Sect | ion 11 | . Two-Wire Serial Interface (TWSI) | 40 | | 11.1 | Functi | ional Description | 40 | | 11.2 | TWSI | Master Operation | 43 | | 11.3 | TWSI | Slave Operation | 44 | | Sect | ion 12 | . UART Interface | 46 | | 12.1 | Functi | ional Description | 46 | | 12.2 | UART | Interface Pin Assignment | 46 | | Sect | ion 13 | . Device Controller Interface | 47 | | 13.1 | Functi | ional Description | 47 | | 13.2 | Device | e Interface Pin Assignment | 47 | | 13.3 | Device | e Interface Block Diagram | 48 | | 13.4 | Addre | ss Multiplexing | 49 | | 13.5 | NAND | Flash Controller Implementation | 49 | | Sect | ion 14 | . IDMA Controller | 50 | | 14.1 | Functi | ional Description | 50 | | 14.2 | IDMA | Descriptors | 50 | | Sect | ion 15 | . XOR Engine | 52 | | 15.1 | Theor | y of Operation | 52 | | 15 2 | Doscri | intor Chain | 53 | | Sect | tion 16. General Purpose I/O Port Interface | 58 | |------|---------------------------------------------|-----| | Sect | tion 17. Interrupt Controller | 59 | | 17.1 | Functional Description | 59 | | 17.2 | Local Interrupt Cause and Mask Registers | 59 | | | Main Interrupt Cause and Mask Registers | | | | Doorbell Interrupt | | | 17.5 | 88F5182 Interrupt Controller Scheme | 61 | | Sect | tion 18. Timers | 62 | | 18.1 | Functional Description | 62 | | 18.2 | 32-bit-wide Timers | 62 | | 18.3 | Watchdog Timer | 62 | | Арр | endix A. 88F5182 Register Set | 88 | | App | endix B. Revision History | 388 | # **List of Tables** | Table 1: | 88F5182 Default Address Map | 14 | |------------|--------------------------------------------------|-----| | Table 2: | EDMA CRQB Data Structure Map | | | Table 3: | CRQB DW0—cPRD Descriptor Table Base Low Address | 25 | | Table 4: | CRQB DW1—cPRD Descriptor Table Base High Address | 26 | | Table 5: | CRQB DW2—Control Flags | 26 | | Table 6: | CRQB DW3—Data Region Byte Count | 27 | | Table 7: | CRQB DW4—ATA Command | 27 | | Table 8: | CRQB DW5—ATA Command | 27 | | Table 9: | CRQB DW6—ATA Command | 28 | | Table 10: | CRQB DW7—ATA Command | 28 | | Table 11: | ePRD Table Data Structure Map | 29 | | Table 12: | ePRD DWORD 0 | 29 | | Table 13: | ePRD DWORD 1 | 30 | | Table 14: | ePRD DWORD 2 | 30 | | Table 15: | ePRD DWORD 3 | 30 | | Table 16: | EDMA CRPB Data Structure Map | 31 | | Table 17: | CRPB ID Register | 31 | | Table 18: | CRPB Response Flags Register | 32 | | Table 19: | CRPB Time Stamp Register | 32 | | Table 20: | Acronyms, Abbreviations, and Definitions | 37 | | Table 21: | Setting the Baud Rate Register | 42 | | Table 22: | UART Pin Assignments | 46 | | Table 23: | Device Controller Pin Assignments | 47 | | Table 24: | IDMA Descriptor Definitions | 51 | | Table 25: | Descriptor Status Word Definition | | | Table 26: | Descriptor CRC-32 Result Word Definition | | | Table 27: | Descriptor Command Word Definition | | | Table 28: | Descriptor Next Descriptor Address Word | 56 | | Table 29: | Descriptor Byte Count Word | 56 | | Table 30: | Descriptor Destination Address Word | 57 | | Table 31: | Descriptor Source Address #N Words | | | Table 32: | 88F5182 Internal Registers Address Map | | | Table 33: | CPU Register Map | | | Table 76: | DDR SDRAM Register Map | | | Table 107: | PCI Express Register Map Table | | | Table 178: | PCI Slave Address Decoding Register Map | | | Table 179: | PCI Control Register Map | | | Table 180: | 9 | | | Table 181: | PCI Error Report Register Map | | | Table 182: | PCI Configuration, Function 0, Register Map | 171 | ### 88F5182 Open Source Community Programmer's User Guide | Table 183: | PCI Configuration, Function 1, Register Map | 172 | |------------|------------------------------------------------------------------------------|-----| | Table 184: | PCI Configuration, Function 2, Register Map | 172 | | Table 185: | PCI Configuration, Function 3, Register Map | 172 | | Table 186: | PCI Configuration, Function 4, Register Map | 172 | | Table 288: | SATAHC Address Space | 213 | | Table 289: | SATAHC Arbiter Registers Map | 213 | | Table 290: | EDMA Registers Map | 214 | | Table 291: | Shadow Register Block Registers Map | 215 | | Table 292: | Basic DMA Register Map | 216 | | Table 293: | Serial-ATA Interface Registers Map | 217 | | Table 364: | Ethernet Unit Global Registers Map | 267 | | Table 419: | USB 2.0 Controller Register Map | | | | (Offsets Port0: 0x50000–0x502FF, Port1: 0xA0000–0xA02FF) | | | Table 420: | USB 2.0 Bridge Register Map (Port0: 0x50300–0x503FF, Port1: 0xA0300–0xA03FF) | 306 | | Table 421: | USB 2.0 PHY Register Map (Port0: 0x50400, Port1: 0xA0300) | 307 | | Table 435: | Cryptographic Engine and Security Accelerator Register Map | 314 | | Table 491: | TWSI Interface Register Map | 335 | | Table 499: | UART Interface Registers Map | 340 | | Table 512: | Device Registers Map | 348 | | Table 521: | IDMA Descriptor Register Map | 353 | | Table 522: | IDMA Address Decoding Register Map | 353 | | Table 523: | IDMA Control Register Map | 354 | | Table 524: | IDMA Interrupt Register Map | 354 | | Table 541: | XOR Engine Register Map | 364 | | Table 564: | GPIO Registers Map | 380 | | Table 573: | MPP Register Map | 384 | | Table 570 | Revision History | 388 | # **List of Figures** | Figure 1: | 88F5182 Interface Block Diagram | 11 | |------------|-----------------------------------------------|-----| | Figure 2: | SATAHC Block Diagram | | | Figure 3: | Command Request Queue—32 Entries | 22 | | Figure 4: | Command Response Queue—32 Entries | 23 | | Figure 5: | Command Request Queue—128 Entries | 23 | | Figure 6: | Command Response Queue—128 Entries | | | Figure 7: | TWSI Examples | 41 | | Figure 8: | Device Block Diagram Example | 48 | | Figure 9: | Address Multiplexing | 49 | | Figure 10: | Mask ALE during NAND Flash Read Data Phase | 49 | | Figure 11: | Generate Dedicated NAND Flash WE Signal | 49 | | Figure 12: | Generate CE Covers All NAND Flash Transaction | 49 | | Figure 13: | IDMA Descriptors | 51 | | | XOR Descriptor Format | | | Figure 15: | 88F5182 Interrupt Controller Scheme | 61 | | Figure 16: | SATAHC Address Space | 213 | # **Preface** ### **About This Document** This document provides a product overview, interface descriptions and registers for the 88F5182. ### **Related Documents** - ARM Architect Reference Manual, Second Edition - AMBA™ Specification, Rev 2.0 - PCI Local Bus Specification, Revision 2.2 - PCI Express Base Specification, Revision 1.0a - Serial-ATA II Phase 1.0 Specification (Extension to SATA I Specification) - Universal Serial Bus Specification, Revision 2.0, April 2000, Compaq, Hewlett-Packard, Intel, Lucent, Microsoft, NEC, Philips - Enhanced Host Controller Interface Specification for Universal Serial Bus, Revision 0.95, November 2000, Intel Corporation - USB-HS High-Speed Controller Core reference - RFC 1321 (The MD5 Message-Digest Algorithm) - FIBS 180-1 (Secure Hash Standard) - FIBS 46-2 (Data Encryption Standard) - FIBS 81 (DES Modes of Operation) - RFC 2104 (HMAC: Keyed-Hashing for Message Authentication). - RFC 2405 The ESP DES-CBC Cipher Algorithm With Explicit IV - RFC 1851 The ESP Triple DES Transform - FIBS draft Advanced Encryption Standard (Rijndeal) # **Document Conventions** | Document Convent | ions | | | | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | This document has the following name and usage conventions: | | | | | | Signal Range | A signal name followed by a range enclosed in brackets represents a range of logically related signals. The first number in the range indicates the most significant bit (MSb) and the last number indicates the least significant bit (LSb). Example: DB_AD[31:0] | | | | | Active Low Signals n | A "n" symbol at the end of a signal name indicates that the signal's active state occurs when voltage is low. Example: INTn | | | | | State Names | State names are indicated in <i>italic</i> font. Example: <i>linkfail</i> | | | | | Register Naming<br>Conventions | Register field names are enclosed in angle brackets. Example: <dwidth> OR Example: SDRAM_Configuration<dwidth>, Where Global Control represents the register name, and <dwidth> represents the</dwidth></dwidth></dwidth> | | | | | | register field name. Register field bits are enclosed in brackets. Example: Field [1:0] Register addresses are represented in hexadecimal format Example: 0x0 | | | | | | Reserved: The contents of the register are reserved for internal use only or for future use. | | | | # Section 1. Overview The Marvell 88F5182 is a high performance, highly integrated, Storage Networking System Engine based on Marvell proprietary, ARMv5TE-compliant, CPU core. Figure 1 is a block diagram of the 88F5182 interfaces. Figure 1: 88F5182 Interface Block Diagram The 88F5182 incorporates the following functions/interfaces. **Marvell Processor** Core Marvell ARM9te-compliant core **DDR SDRAM** Memory Controller. PCI Express The PCI Express interface includes a single PCI Express (X1) host port, with an integrated low power SERDES. The PCI Express port can also be configured as an Endpoint port. PCI The 88F5182 integrates a 32-bit conventional PCI interface. Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 11 Document Classification: Proprietary June 25, 2007, Preliminary #### SATA II The 88F5182 accommodates a total of two SATA II ports. It is fully compliant with SATA II Phase 1.0 specification (Extension to SATA I specification), supporting: - SATA II Native command queuing - Backwards compatibility to SATA I 1.5-Gbps speed and devices In addition to full support of SATA II Phase 1.0 specification (Extension to SATA I specification), the 88F5182 supports the following advanced SATA II Phase 2.0 specification features: - SATA II 3-Gbps speed - Advanced SATA PHY characteristics for SATA backplane support - SATA II Port Multiplier Advanced Support - SATA II Port Selector control: Generates the protocol-based OOB sequence to select the active host of the SATA II Port Selector. #### **Gigabit Ethernet** The Gigabit Ethernet interface consists of a single 10/100/1000 Mbps full-duplex Gigabit Ethernet (GbE) port. It can be configured to a 10/100 Mbps MII interface or a 10/100/1000 Mbps RGMII/GMII interface. This is useful for higher throughput interfacing to the Marvell Fast Ethernet switches. #### **USB 2.0** The 88F5182 integrates two USB 2.0 high-speed ports each with an embedded PHY. They can be configured to either host ports or peripheral ports. ### and Security **Accelerator** Cryptographic Engine The 88F5182 integrates a Cryptographic Engine and Security Accelerator, to support data encryption and authentication. It also contains a dedicated DMA to feed data from the local SRAM into the arithmetic hardware. #### **Two-Wire Serial** Interface (TWSI) The 88F5182 includes a single Two-Wire Serial Interface (TWSI) port. **UART Device Bus** The UART Interface consists of two UART ports. The 88F5182 includes a 16-bit Device interface. **IDMA Engines** The 88F5182 incorporates four IDMA engines. Each IDMA engine has the capability to transfer data between any interface. **XOR Engine** The 88F5182 incorporates two additional XOR DMA engines, useful for Redundant Array of Independent Disks (RAID) applications. Each XOR DMA runs on a linked list of descriptors. It can read from up to eight sources, perform bitwise XOR between the eight sources, and writes the result to a destination. The sources and destination can reside in any of the 88F5182 interfaces. **General Purpose IO** **Port** The 88F5182 contains 26-bit general purpose IOs. **Interrupt Controller** The 88F5182 includes an advanced interrupt controller, which handles interrupts from all of the various sources and forwards them to the Marvell processor core. When working in Endpoint mode the interrupts can be forwarded also to the Endpoint PCI Express interface. **Timers** The 88F5182 includes two general purpose 32-bit-wide timers and a single 32-bit-wide watchdog timer. **Internal Architecture** The 88F5182 internal architecture is optimized for high-performance applications.. # Section 2. Address Map The 88F5182 has a fully programmable address map. There is a separate address map for each of the device master interfaces. Each interface includes programmable address windows that allow it to access any of the 88F5182 resources. - Marvell processor core address map - PCI Express address map - PCI address map - SATA address map - Ethernet Controller address map - USB address map - IDMAs address map - XOR address map #### Note Although each master has independent address windows, when a resource is used by multiple masters, all masters must use the same address map for this resource. This means that all masters use the identical address window for each resource. #### 2.1 **Marvell Processor Core Address Map** The Marvell processor core interface address map consists of eight programmable address windows for the different interfaces and additional four dedicated windows for the DDR interface. See Appendix A.4.1 "CPU Address Map Registers" on page 91 and Appendix A.5.1 "DDR SDRAM Controller Address Decode Registers" on For default address map see Table 1, "88F5182 Default Address Map," on page 14. # **PCI Express Address Map** The PCI Express interface address map consists of three BARs that map the chip address space. One BAR is dedicated for the chip internal registers while the other two are further sub-decoded by six programmable address windows to the different interfaces of the chip. See Appendix A.6.1 "PCI Express BAR Control Registers" on page 129. For the default address map, see Table 1, with following exceptions. - By default, access from the PCI Express interface to PCI interface is disabled. - By default, access from the PCI Express to Device CS0 and Device CS1 is disabled. #### 2.3 PCI Address Map The PCI interface address map consists of 12 BARS address windows for the different interfaces. For the default address map, see Table 1, with following exceptions. - By default, access from the PCI interface to the PCI Express interface is disabled. - By default, access from the PCI interface to Device CS0 and Device CS1 is disabled. - By default, I/O access from the PCI interface to the chip internal registers is disabled. Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell **Document Classification: Proprietary** June 25, 2007, Preliminary # 2.4 SATA Address Map The SATAHC interface address map consists of four programmable address windows for the different interfaces. See Section A.8.7 "SATAHC Arbiter Registers" on page 218. By default the SATAHC address map is enabled and addressed to the DRAM as specified in Table 1, "88F5182 Default Address Map," on page 14. # 2.5 Gigabit Ethernet Address Map The Gigabit Ethernet interface address map consists of six programmable address windows for the different interfaces. By default the Gigabit Ethernet MAC address map is disabled. ## 2.6 USB0 Address Map The USB0 interface address map consists of four programmable address windows for the different interfaces. By default the USB0 address map is disabled. # 2.7 USB1 Address Map The USB1 interface address map consists of four programmable address windows for the different interfaces. By default the USB1 address map is disabled. # 2.8 IDMA Address Map The IDMA interface address map consists of eight programmable address windows for the different interfaces. See Section A.15.2 "IDMA Address Decoding Registers" on page 356. By default the IDMA address map is disabled. ## 2.9 XOR Address Map The XOR interface address map consists of eight programmable address windows for the different interfaces. See Section A.16.4 "XOR Engine Address Decoding Registers" on page 372. By default the XOR address map is disabled. #### Note Windows base addresses of the 88F5182 must be aligned to their size (for example, a 128 KB address window should be aligned to 128 KB). # 2.10 Default Address Map Table 1: 88F5182 Default Address Map | Target Interface | Target<br>Interface<br>ID <sup>1</sup> | Target<br>Interface<br>Attribute <sup>2</sup> | Address<br>Space Size | Address Range in<br>Hexadecimal | |------------------|----------------------------------------|-----------------------------------------------|-----------------------|---------------------------------| | DDR SDRAM CS0 | 0 | 0x0E | 256 MByte | 0000.0000-0FFF.FFFF | | DDR SDRAM CS1 | 0 | 0x0D | 256 MByte | 1000.0000–1FFF.FFFF | | DDR SDRAM CS2 | 0 | 0x0B | 256 MByte | 2000.0000–2FFF.FFFF | | DDR SDRAM CS3 | 0 | 0x07 | 256 MByte | 3000.0000–3FFF.FFFF | Table 1: 88F5182 Default Address Map (Continued) | Target Interface | Target<br>Interface<br>ID <sup>1</sup> | Target<br>Interface<br>Attribute <sup>2</sup> | Address<br>Space Size | Address Range in<br>Hexadecimal | |-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------|-----------------------|----------------------------------------------------------------| | Reserved | - | - | 1 GByte | 4000.0000–7FFF.FFFF | | PCI Express Memory | 4 | 0x59 | 512 MByte | 8000.0000–9FFF.FFFF | | PCI Memory | 3 | 0x59 | 512 MByte | A000.0000-BFFF.FFFF | | PCI Express I/O | 4 | 0x51 | 64 KByte | C000.0000-C000.FFFF | | Reserved | - | - | - | C001.0000-C7FF.FFFF | | PCI I/O | 3 | 0x51 | 64 KByte | C800.0000-C800.FFFF | | Security Accelerator Internal SRAM Memory NOTE: There is no access to Security Accelerator Internal SRAM Memory from the PCI interface. | 9 | 0x00 | 64 KByte | C801.0000–C801.FFFF<br>NOTE: Only 8 KB SRAM<br>is implemented. | | Reserved | | - | - | C802.0000-CFFF.FFFF | | Internal Address Space <sup>3</sup> | | - | 1 MByte | D000.0000-D00F.FFFF | | Reserved | - | - | - | D010.0000-DFFF.FFFF | | Device CS0 | 1 | 0x1E | 128 MByte | E000.0000-E7FF.FFFF | | Device CS1 | 1 | 0x1D | 128 MByte | E800.0000-EFFF.FFFF | | Device CS2 | 1 | 0x1B | 128 MByte | F000.0000-F7FF.FFFF | | Flash Boot CS | 1 | 0x0F | 128 MByte | F800.0000-FFFF.FFFF | <sup>1.</sup> Defines field <Target> in the window control registers. See Appendix A.4.1 "CPU Address Map Registers" on page 91 and Appendix A.6.4 "PCI Express Address Window Control Registers" on page 134. **Document Classification: Proprietary** <sup>2.</sup> Defines field <a tr> in the window control registers. See Appendix A.4.1 "CPU Address Map Registers" on page 91 and Appendix A.6.4 "PCI Express Address Window Control Registers" on page 134. <sup>3.</sup> For the 88F5182 Internal Address Map, see Table 32 on page 89. # Section 3. DDR SDRAM Controller Interface The DDR SDRAM (Double Data Rate-Synchronous DRAM) controller supports: - Both 16- and 32-bit DDR SDRAM interfaces - Supports DDR1 and DDR2 - Up to two dual sided DIMMs (four physical banks) - A variety of DDR SDRAM components—x8 and x16 devices, at densities of 128 Mbits, 256 Mbits, and 512 Mbits - Up to 1 GByte (32-bit interface) and 0.5 GByte (16-bit interface) total memory space # Section 4. PCI Express Interface The PCI Express interface is a x1 Root Complex. This interface has the following features: - PCI Express Base 1.0a compatible - Root Complex port - Can be configured also as an Endpoint port - Embedded PCI Express PHY based on proven Marvell<sup>®</sup> SERDES technology - x1 link width - 2.5 GHz signalling - Lane polarity inversion support - Replay buffer - Maximum payload size of 128 bytes - Single Virtual Channel (VC-0) - Ingress and egress flow control - Extended Tag support - Interrupt emulation message support - Power management: L0s-Rx and SW L1 support - Advanced Error Reporting (AER) capability support - Single function device configuration header. - Message Signaled Interrupts (MSI) capability support, as an Endpoint. - Power Management (PM) capability support, as an Endpoint. - Expansion ROM support - Programmable address map. Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 17 Document Classification: Proprietary June 25, 2007, Preliminary # Section 5. PCI Interface # 5.1 Functional Description The PCI interface runs up to 66 MHz. It supports a 32-bit bus operation. It also supports 64-bit addressing. It can act as host bridge, translating CPU transactions to PCI memory, I/O, and configuration cycles. It can also act as PCI Endpoint, responding to host configuration cycles, and having access to all of the chip internal registers. It also integrates a PCI bus arbiter, to support up to six masters. # 5.2 PCI Master Operation The 88F5182 PCI master supports the following transactions: - Memory Read - Memory Write - Memory Read Line - Memory Read Multiple - Memory Write & Invalidate - I/O Read - I/O Write - Configuration Read - Configuration Write - Interrupt Acknowledge - Special Cycle - Dual Address Cycles #### Note Only partial I/O transactions are supported. The master generates a Memory Write and Invalidate transaction if: - The transaction accessing the PCI memory space requests a data transfer size equal to multiples of the PCI cache line size, with all byte enables active. - The transaction address is cache aligned. - Memory Write and Invalidate Enable bit in the Configuration Command register is set The master generates a Memory Read Line transaction if: - The transaction accessing the PCI memory space requests a data transfer size equal to multiples of the PCI cache line size. - The transaction address is cache aligned. A Memory Read Multiple transaction is carried out when the transaction accessing the PCI memory space requests a data transfer that crosses the PCI cache line size boundary. #### Note The 88F5182 supports four cache line size values—4 words (16 bytes), 8 words (32 bytes), 16 words (64 bytes), and 32 words (128 bytes). Setting the cache line size to any other value is treated as if cache line size is set to 0. A Dual Address Cycles (DAC) transaction is carried out if the requested address is beyond 4 GByte (address bits [63:32] are not 0). The 88F5182 PCI master performs configuration read/write cycles, Interrupt Acknowledge cycles, or Special cycles using the Config Address and Config Data registers. For full details on generating these transactions. The master consists of 512 bytes of posted write data buffer and 512 bytes of read buffer. It can absorb up to four 128 byte write transactions plus four 128 byte read transactions. The PCI master posted write buffer in the 88F5182 permits the initiator to complete the write even if the PCI bus is busy. The posted data is written to the target PCI device when the PCI bus becomes available. The read buffer absorbs the incoming data from PCI. Read and Write buffers implementation guarantees that there are no wait states inserted by the master. #### Note PCI\_IRDYn is never de-asserted in the middle of a transaction. ## 5.3 PCI Target Operation The 88F5182 responds to the following PCI cycles as a target device: - Memory Read - Memory Write - Memory Read Line - Memory Read Multiple - Memory Write and Invalidate - I/O Read - I/O Write - Configuration Read - Configuration Write - DAC Cycles The 88F5182 does not act as a target for Interrupt Acknowledge and Special cycles (these cycles are ignored). The 88F5182 does not support Exclusive Accesses. It treats Locked transactions as regular transactions (it does not support LOCKn pin). Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 19 Document Classification: Proprietary June 25, 2007, Preliminary # Section 6. SATA II Interface This section provides technical information about the Serial-ATA (SATA) II interface. Based on the Marvell<sup>®</sup> SATA host controllers (SATAHC) and SATA proven technology. The 88F5182 is fully compatible with SATA II phase 1.0 specification (Extension to SATA I specification). The 88F5182 employs the latest SATA II PHY technology, with 3.0 Gbps (Gen2i) and backwards compatible with 1.5 Gbps (Gen1i) SATA I. The Marvell 88F5182 SATA II PHY accommodates the following features: - SATA II 3 Gb/s speed - Backwards compatible with SATA I PHYs and devices<sup>1</sup> - Support Spread Spectrum Clocking (SSC) - Programmable PHY for industry leading backplane drive capability - SATA II power management compliant - SATA II Device Hot-Swap compliant - Low power consumption Less then 200 mW per SATA II PHY - PHY isolation Debug mode The SATA II interface supports the following protocols: - Non Data type command - PIO read command - PIO write command - DMA read command - DMA write command - Queued DMA read command - Queued DMA write command - Read FPDMAQueued command - Write FPDMAQueued command The SATA II interface does not support the following protocols: - ATAPI (Packet) command - CFA commands <sup>1.</sup>AC coupling is still required while working with Gen1 devices. # Section 7. Serial-ATA II Host Controller (SATAHC) The 88F5182 incorporates a Serial-ATA (SATA) host controller (SATAHC). The SATAHC integrates two independent SATA ports. A dedicated Enhanced DMA (EDMA) controls each port. #### 7.1 **SATAHC Block Diagram** The 88F5182 SATAHC consists of an arbiter, two EDMAs and two SATA ports. Both EDMAs are independent and may work concurrently (see Figure 2). Figure 2: SATAHC Block Diagram #### 7.2 **EDMA Operation** The SATAHC contains two EDMAs. This document only describes the operation of a single EDMA within the SATAHC. See Figure 2, "SATAHC Block Diagram," on page 21 and refer to Appendix A.8 "Serial-ATA Host Controller (SATAHC) Registers" on page 213. The interface between host CPU and each EDMA consists of two queues: the request queue and the response queue. The request queue is the interface that the host CPU uses to queue ATA DMA commands as a request between the system memory and the device. The response queue is the interface that the EDMA uses to notify the host CPU that a data transaction between the system memory and the device was completed. Each entry in the request queue consists of an ATA DMA command and the EDMA parameters and descriptors to initiate the device and to perform the data transaction. Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 21 **Document Classification: Proprietary** June 25, 2007, Preliminary The EDMA is further responsible for parsing the commands, initializing the device, controlling the data transactions, verifying the device status, and updating the response queue when the command is completed. This all occurs without CPU intervention. Direct access to the device is also supported for device initialization and error handling. ### 7.2.1 EDMA Request and Response Queues The request queue and the response queue are each located in CPU memory and organized as a length of 32 or 128 entries, circular queues (FIFO) whose location is configured by the Queue In-Pointer and the Queue Out-Pointer entries. The entry length is set using <eEDMAQueLen> field in the EDMA Configuration Register (Table 228, p. 228)—for 32 entries <eEDMAQueLen>=0, for 128 entries field <eEDMAQueLen>=1. Since these pointers are implemented as indexes and each entry in the queue is a fixed length, the pointer can be converted to an address using the formula: Entry address = Queue Base address + (entry length \* pointer value). The request queue is the interface that the CPU software uses to queue ATA DMA commands as a request for a data transaction between the system memory and the device. Each entry in the request queue is 32 bytes in length, consisting of a command tag, the EDMA parameters, and the ATA device command to initiate the device and to perform the data transaction. The response queue is the interface that the EDMA uses to notify the CPU software that a data transaction between the system memory and the device has completed. Each entry in the response queue is 8 bytes in length, consisting of the command tag and the response flags. NOTE: Field <eEDMAQueLen>=0 in EDMA Configuration Register Entry Byte Entry Byte Number Number Number Number 0 **Empty** 0 0 **CRQB** 0 In Out 1 **CRQB** 32 **Empty** 32 Pointer Pointer In 2 64 64 2 **Empty Empty** Pointer Out 3 3 **CRQB Empty** 96 Pointer 4 **Empty** 128 4 **CRQB** 128 **Empty CRQB Empty CRQB** 31 **Empty** 1024 31 **CRQB** 1024 Figure 3: Command Request Queue—32 Entries Figure 4: Command Response Queue—32 Entries Figure 5: Command Request Queue—128 Entries Copyright © 2007 Marvell Doc. No. MV-S400130-00 Rev. 0.5 Page 23 **Document Classification: Proprietary** June 25, 2007, Preliminary Figure 6: Command Response Queue—128 Entries ### 7.2.2 EDMA Configuration The EDMA configuration is determined according to EDMA Configuration Register (Table 311 p. 226). The registers listed below may be changed only when the <eEnEDMA> field in the EDMA Command Register (Table 236, p. 236), is cleared, and the EDMA is disabled. These registers must not be changed when <eEnEDMA> is set. - In the SATAHC Address Space (Table 288 p. 213) - SATAHC Configuration Register - In the EDMA Registers Map (Table A.8.3 p. 214) - EDMA Configuration Register - EDMA Command Delay Threshold Register - All registers in the Shadow Register Block Registers Map (Table A.8.4 p. 215), except that the host is allowed to change the <HOB> bit (bit [7]) in the ATA Device Control register (offset 0x82120) while the EDMA is active. - All registers in the Basic DMA Registers Map (Table A.8.5 p. 216) - All registers in the <Serial-ATA Registers Map> field in the (Table 217, p. 217) - <FIS Interrupt Cause Register> - <FIS Interrupt Mask Register> #### 7.2.3 EDMA Data Structures #### 7.2.3.1 Command Request Queue The request queue is the interface that the CPU software uses to request data transactions between the system memory and the device. The request queue has a length of 32 entries (the <eEDMAQueLen> field in the EDMA Configuration Register (Table 228, p. 228) = 0) or 128 entries (field <eEDMAQueLen>=1). The request queue is a circular queue (FIFO) whose location is configured by the EDMA Request Queue In-Pointer Register (Table 316 p. 233), and the EDMA Request Queue Out-Pointer Register (Table 317 p. 234). - A queue is empty when Request Queue Out-pointer reaches to the Request Queue In-pointer. - A queue is full when Request Queue In-pointer is written with the same value as the Request Queue Outpointer. A full queue contains 128/32 entries (as configured in field <=EDMAQueLen>). - A queue contains N entries when the Request Queue Out-pointer is N less than the Request Queue Inpointer, taking into account the wraparound condition. See Figure 3, "Command Request Queue—32 Entries," on page 22 and Figure 5, "Command Request Queue—128 Entries," on page 23. Each 32-byte EDMA Command Request Block (CRQB) entry consists of EDMA parameters and commands for the ATA device. The CRQB data structure is written by the CPU. Table 2 provides a map of the CRQB data structure registers. #### 7.2.3.2 EDMA Command Request Block (CRQB) Data Table 2: EDMA CRQB Data Structure Map | Register | Offset | Page | |--------------------------------------------------|--------|-----------------| | CRQB DW0—cPRD Descriptor Table Base Low Address | 0x00 | Table 3, p. 25 | | CRQB DW1—cPRD Descriptor Table Base High Address | 0x04 | Table 4, p. 26 | | CRQB DW2—Control Flags | 0x08 | Table 5, p. 26 | | CRQB DW3—Data Region Byte Count | 0x0C | Table 6, p. 27 | | CRQB DW4—ATA Command | 0x10 | Table 7, p. 27 | | CRQB DW5—ATA Command | 0x14 | Table 8, p. 27 | | CRQB DW6—ATA Command | 0x18 | Table 9, p. 28 | | CRQB DW7—ATA Command | 0x1C | Table 10, p. 28 | Table 3: CRQB DW0—cPRD Descriptor Table Base Low Address Offset: 0x00 | Bits | Field | Description | |------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | cPRD[31:0] | CRQB ePRD. When <cprdmode> is cleared to 0: The CPU at initialization should construct a ePRD table in memory. This table contains consecutive descriptors that describe the data buffers allocated in memory for this command. This DWORD contains bit [31:4] of the physical starting address of this table. Bits [3:0] must be 0x0. When <cprdmode> is set to 1: This DWORD contains bits [31:1] of the physical starting address of a data region in system memory. Bit [0] must be 0.</cprdmode></cprdmode> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 25 Document Classification: Proprietary June 25, 2007, Preliminary Table 4: CRQB DW1—cPRD Descriptor Table Base High Address Offset: 0x04 | Bits | Field | Description | |------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | cPRD[63:32] | CRQB ePRD. When <cprdmode> is cleared to 0: This DWORD contains bits [63:32] of the physical starting address of a PRD table in system memory. When <cprdmode> is set to 1: This DWORD contains bits [63:32] of the physical starting address of a data region in system memory. Must be set to 0.</cprdmode></cprdmode> | Table 5: CRQB DW2—Control Flags Offset: 0x08 | Bits | Field | Description | |-------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | cDIR | CRQB Direction of Data Transaction 0 = System memory to Device 1 = Device to system memory | | 5:1 | cDeviceQueTag | CRQB Device Queue Tag This field contains the Queued commands used as tags attached to the command provided to the drive. | | 11:6 | Reserved | Reserved<br>Must be 0. | | 15:12 | cPMport | PM Port Transmit This field specifies the Port Multiplier (PM) port (bits [11:8] in DW0 of the FIS header) inserted into the FISs transmission associate to this command. | | 16 | cPRDMode | CRQB PRD Mode This bit defines how the physical data that resides in the system memory is described. 0 = PRD tables are being used. <cprd[31:0]> and <cprd[63:32]> provide the ePRD table starting address. 1 = Single data region, <cprd[31:0]> and <cprd[63:32]> provide its starting address. <cdataregionbytecount> provides its length.</cdataregionbytecount></cprd[63:32]></cprd[31:0]></cprd[63:32]></cprd[31:0]> | | 23:17 | cHostQueTag | CRQB Host Queue Tag This 7-bit field contains the host identification of the command. | | 31:24 | Reserved | Reserved | #### Table 6: CRQB DW3—Data Region Byte Count Offset: 0x0C | Bits | Field | Description | |-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | cDataRegionBy<br>teCount | Data Region Byte Count When <cprdmode> is cleared to 0: This field is reserved. When <cprdmode> is set to 1: This field contains the count of the region in bytes. Bit [0] is force to 0. There is a 64 KB maximum. A value of 0 indicates 64 KB. The data in the buffer must not cross the boundary of the 32-bit address space; that is, the 32-bit high address of all data in the buffer must be identical.</cprdmode></cprdmode> | | 31:16 | Reserved | Reserved | #### Note The naming of the fields in the next four tables complies with the Serial-ATA convention. The corresponding name according to the ATA convention appears in parentheses. #### Table 7: CRQB DW4—ATA Command Offset: 0x10 | Bits | Field | Description | |-------|----------|--------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | Reserved | | 23:16 | Command | This field contains the contents of the Command register of the Shadow Register Block (see Table 291 on page 215). | | 31:24 | Features | This field contains the contents of the Features (Features Current) register of the Shadow Register Block. | #### Table 8: CRQB DW5—ATA Command Offset: 0x14 | Bits | Field | Description | |-------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Sector Number | This field contains the contents of the Sector Number (LBA Low Current) register of the Shadow Register Block (see Table 291 on page 215). | | 15:8 | Cylinder Low | This field contains the contents of the Cylinder Low (LBA Mid Current) register of the Shadow Register Block. | | 23:16 | Cylinder High | This field contains the contents of the Cylinder High (LBA High Current) register of the Shadow Register Block. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 27 Document Classification: Proprietary June 25, 2007, Preliminary #### Table 8: CRQB DW5—ATA Command (Continued) Offset: 0x14 | Bits | Field | Description | |-------|-------------|-----------------------------------------------------------------------------------------------------| | 31:24 | Device/Head | This field contains the contents of the Device/Head (Device) register of the Shadow Register Block. | #### Table 9: CRQB DW6—ATA Command Offset: 0x18 | Bits | Field | Description | |-------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Sector Number<br>(Exp) | This field contains the contents of the Sector Number (Exp) (LBA Low Previous) register of the Shadow Register Block (see Table 291 on page 215). | | 15:8 | Cylinder Low<br>(Exp) | This field contains the contents of the Cylinder Low (Exp) (LBA Mid Previous) register of the Shadow Register Block | | 23:16 | Cylinder High<br>(Exp) | This field contains the contents of the Cylinder High (Exp) (LBA High Previous) register of the Shadow Register Block. | | 31:24 | Features (Exp) | This field contains the contents of the Features (Exp) (Features Previous) register of the Shadow Register Block. | ### Table 10: CRQB DW7—ATA Command Offset: 0x1C | Bits | Field | Description | |-------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Sector Count | This field contains the contents of the Sector Count (Sector Count Current) register of the Shadow Register Block (see Table 291 on page 215). | | 15:8 | Sector Count<br>(Exp) | This field contains the contents of the Sector Count (exp) (Sector Count Previous) register of the Shadow Register Block | | 31:16 | Reserved | Reserved | #### When the EDMA is in Non-Queued mode: The following commands are supported. - READ DMA - READ DMA EXT - READ STREAM DMA - WRITE DMA - WRITE DMA EXT - WRITE DMA FUA EXT - WRITE STREAM DMA #### When the EDMA is in Queued mode: The following commands are supported. - READ DMA QUEUED - READ DMA QUEUED EXT - WRITE DMA QUEUED - WRITE DMA QUEUED EXT - WRITE DMA QUEUED FUA EXT #### When the EDMA is in Native Command Queuing mode: The following commands are supported. - Read FPDMA Queued - Write FPDMA Queued #### Note Other commands cause unpredictable results. #### 7.2.3.3 EDMA Physical Region Descriptors (ePRD) Table Data Structure The physical memory region to be transferred is described by the EDMA Physical Region Descriptor [ePRD] for DWORDs 0–3. The data transfer proceeds until all regions described by the ePRDs in the table have been transferred. The starting address of this table must be 16B aligned, i.e., bits [3:0] of the table base address must be 0x0. #### Note The total number of bytes in the PRD table (total byte count in DMA command) must be 4-byte aligned!. #### Table 11: ePRD Table Data Structure Map | Descriptor | Table, Page | |--------------|-----------------| | ePRD DWORD 0 | Table 12, p. 29 | | ePRD DWORD 1 | Table 13, p. 30 | | ePRD DWORD 2 | Table 14, p. 30 | | ePRD DWORD 3 | Table 15, p. 30 | #### Table 12: ePRD DWORD 0 | Bits | Field | Description | |------|-------------|----------------------------------------------------------------------------------| | 0 | Reserved | Reserved | | 31:1 | PRDBA[31:1] | The byte address of a physical memory region corresponds to address bits [31:1]. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 29 Document Classification: Proprietary June 25, 2007, Preliminary #### Table 13: ePRD DWORD 1 | Bits | Field | Description | |-------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | ByteCount | Byte Count The count of the region in bytes. Bit 0 is force to 0. There is a 64-KB maximum. A value of 0 indicates 64 KB. The data in the buffer must not cross the boundary of the 32-bit address space, that is the 32-bit high address of all data in the buffer must be identical. | | 30:16 | Reserved | Reserved | | 31 | EOT | End Of Table The data transfer operation terminates when the last descriptor has been retired. 0 = Not end of table 1 = End of table NOTE: The total number of bytes in the PRD table (total byte count in DMA command) must be 4-byte aligned. | #### Table 14: ePRD DWORD 2 | Bits | Field | Description | |------|--------------|-----------------------------------------------------------------------------------------------| | 31:0 | PRDBA[63:32] | The byte address of a physical memory region corresponds to bits [64:32]. Must be set to 0x0. | #### Table 15: ePRD DWORD 3 | Bits | Field | Description | |------|----------|-------------| | 31:0 | Reserved | Reserved | #### 7.2.3.4 Command Response Queue The response queue is the interface that the EDMA uses to notify the CPU software that a data transaction between the system memory and the device was completed. The response queue is a 128/32 entry, circular queue (FIFO) whose location is configured by the EDMA Response Queue In-Pointer Register (Table 319 p. 234) and the EDMA Response Queue Out-Pointer Register (Table 320 p. 235). The queue status is determined by comparing the two pointers: - A queue is empty when the Response Queue Out-pointer reaches the Response Queue In-pointer. - A queue is full when Response Queue In-pointer is written with same value as a Response Queue Outpointer. A full queue contains 128/32 entries (as configured in the <eEDMAQueLen> field in the EDMA Configuration Register (Table 228, p. 228)). - A queue contains N entries when the Response Queue Out-pointer is N less than the Response Queue Inpointer, taking into account the wraparound condition. #### Note The EDMA may write over existing entries when the queue is full. See Figure 4, "Command Response Queue—32 Entries," on page 23 and Figure 6, "Command Response Queue—128 Entries," on page 24. Each 8-byte command response entry consists of command ID, response flags, and a timestamp, see Table 16, "EDMA CRPB Data Structure Map," on page 31. The CRPB data structure, described in Table 2, "EDMA CRQB Data Structure Map," on page 25, is written by the EDMA. #### 7.2.3.5 EDMA Command Response Block (CRPB) Data Table 16 provides a map of the EDMA command response block data structure tables. Table 16: EDMA CRPB Data Structure Map | Register | Offset | Table, Page | |------------------------------|--------|-----------------| | CRPB ID Register | 0x00 | Table 17, p. 31 | | CRPB Response Flags Register | 0x02 | Table 18, p. 32 | | CRPB Time Stamp Register | 0x04 | Table 19, p. 32 | Table 17: CRPB ID Register Offset: 0x00 | Bits | Field | Description | |------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:0 | cHostQueTag | CRPB ID In queued DMA commands, these bits are used as a tag. This field contains the host identification of the command. These bits are copied from field <chostquetag> of Table 5, "CRQB DW2—Control Flags," on page 26.</chostquetag> | | 15:7 | Reserved | Reserved | Table 18: CRPB Response Flags Register Offset: 0x02 | Bits | Field | Description | |------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:0 | cEdmaSts | CRPB EDMA Status This field contains a copy of the EDMA Interrupt Error Cause Register (see Table 313 on page 230) bits [6:0] accepted in the last command. NOTE: When the EDMA is in NCQ mode, ignore this field since the value of this field may reflect the status of other commands. | | 7 | Reserved | Reserved This bit is always 0. | | 15:8 | cDevSts | CRPB Device Status This field contains a copy of the device status register accepted in the last read of the register from the device. | Table 19: CRPB Time Stamp Register Offset: 0x04 | Bits | Field | Description | |------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | cTS | CRPB TS When the command is completed, the content of the EDMA Timer Register (see Table 312 on page 230) is written into this field. This data may be used to estimate the command execution time. | # Section 8. Gigabit Ethernet Controller Interface The Gigabit Ethernet controller operates at 10, 100, and 1000 Mbps. It interfaces with the PHY via a MII, GMII, or RGMII interface. The interface is also configurable as a proprietary 200-Mbps Marvell<sup>®</sup> MII (MMII) interface. For full details on the different pinout configurations, see the applicable Gigabit Ethernet pin multiplexing sections and the Reset Configuration section in the *88F5182 based Storage Networking Platforms*, *Datasheet*. # 8.1 Functional Description The Gigabit Ethernet port includes an IEEE 802.3 compliant 10-/100-/1000-Mbps MAC that supports GMII, MII, and RGMII interfaces with an external PHY/SERDES device. The port speed, duplex and 802.3 flow control can be auto-negotiated, according to IEEE standards 802.3u and 802.3x. Backpressure is supported for half-duplex mode when operating at 10-/100-Mb speeds. Each port supports MIB counters. The receive port includes a dedicated MAC-DA (Destination Address) with address filtering of up to 16-Unicast MAC addresses, 256 IP Multicast addresses, and 256 Multicast/Broadcast address. The receive port may also detect Layer2 frame-type encapsulation, as well as common Layer3 and Layer4 protocols. IP checksum, Transmission Control Protocol (TCP) checksum, and User Datagram Protocol (UDP) checksum are always checked on received traffic, and may be generated for transmitted traffic. This capability increases performance significantly by off-loading these operations from the CPU. Jumbo-frames are also supported. Each port includes eight dedicated receive DMA queues and one dedicated transmit DMA queue, plus two dedicated DMA engines (one for receive and one for transmit) that operate concurrently. Each queue is managed by buffer-descriptors that are chained together and managed by the software. Memory space may be mapped using configurable address windows to fetch/write buffer data and descriptors to any of the other interfaces of the device. Queue classification on received traffic is assigned to the DMA queue based upon a highly configurable analysis, which evaluates the DA-MAC, IP, ToS (Type of Service), 802.1P priority tag, and protocol (ARP, TCP, or UDP). An example for use of this feature is the implementation of differentiated services in a router interface or for real-time, jitter-sensitive voice/video traffic intermixed with data traffic. As each queue has its own buffering, blocking is avoided and latency is reduced for service by the CPU. Detailed status is given for each receive frame in the packet descriptors, while statistics are accumulated for received and transmitted traffic in the MIB counters, on a per port basis. The 10-/100-/1000-Mbps Gigabit Ethernet unit handles all functionality associated with moving packet data between local memory and the Ethernet ports. The port's speed (10, 100, or 1000 Mbps) is auto-negotiated through the PHY and does not require user intervention. Auto-Negotiation for MII and GMIII is according to 802.3ab, draft 5.0, using the SMI interface. The 1000-Mbps unit operates only in full-duplex mode. The 100- and 10-Mbps units operate either in half- or full-duplex mode, with the selection of the duplex mode auto-negotiated through the PHY without user intervention. There is no Auto-Negotiation for speed on the PCS. GMII only supports symmetric flow control. #### Note When Auto-Negotiation is disabled, the link must be forced down when changing port speed. There are eight receive queues and a single transmit queue. Receive/Transmit buffer management is by buffer-descriptor linked lists. Buffers and descriptors can reside throughout the entire device memory space. A Transmit Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 33 Document Classification: Proprietary June 25, 2007, Preliminary buffer of any byte alignment and any size, above 8 bytes, is supported. The Receive Buffers must be 64-bit aligned. The core frequency assumption is a minimum of 83 MHz in gigabit operation. Frame type/encapsulation detection is available on Layer 2 for Bridge Protocol Data Unit (BPDU), VLAN (programmable VLAN-ethertype), Ethernet v2, LLC/SNAP, on Layer 3 for IPv4 (according to Ethertype), other (no MPLS or IPv6 detection), and on Layer 4 (only over IPv4) for Transmission Control Protocol (TCP), User Datagram Protocol (UDP), and other. Frame enqueueing is according to DA, VLAN-802.1p, IP-ToS, using the *highest* priority counts. Frame enqueueing is OR captured according to the protocol type for TCP, UDP, ARP, or BPDU. Frames smaller than the programmable minimum frame size are automatically discarded. Reception and transmission of long frames, up to 9700 bytes, are supported. The frame type, encapsulation method, errors, and checksums are reported in the buffer descriptor. Automatic IP header 32-bit alignment is done in memory by adding 2 bytes at the beginning of each frame. The TCP and UDP checksum calculations are put into the receive descriptor (and are compared with the frame checksum for non-IP fragmented frames), even for frames over 9 KB. The Ethernet port provides a great amount of flexibility with many programmable features. The TCP, UDP, and IP checksums are generated on any frame size. This is programmable per frame by command settings in the first descriptor of the frame. In addition, Cyclic Redundancy Check (CRC) generation is programmable for each frame. There are separate, programmable transmit and receive interrupt coalescing mechanisms to aggregate several interrupts (on a time based masking window) before sending an indication to the CPU. The unit provides programmable zero padding of short frames—frames less that 64 bytes. A transmit buffer of any byte alignment and any size (greater than 8 bytes) is supported. Minimum packet size is 32 bytes. In the event of collision, frames are retransmitted automatically without additional fetch. An Error and Collision report is provided in the last buffer descriptor. ### 8.2 Port Features The 10-/100-/1000-Mbps Gigabit Ethernet port provide the following features: - IEEE 802.3 compliant MAC layer function. - IEEE 802.3u compliant MII interface. - 1000-Mbps operation—full duplex. - 10-/100-Mbps operation—half and full duplex. - GMII symmetric flow control: IEEE 802.3x flow-control for full-duplex operation mode. - MII symmetric flow control: Backpressure for half-duplex operation mode. - RGMII mode (non delay). - Transmit functions: - Zero padding for short frames (less than 64 Bytes). - Long frames transmission (limited only by external memory size). - Checksum on transmit frames for frames up to 1.5 KB. - Programmable values for Inter Packet Gap and Blinder timers. - CRC generation (programmable per frame). - Backoff algorithm execution. - Error reporting. # 88F5182 Open Source Community Programmer's User Guide - Receive functions: - Address filtering modes: - 16 Unicast - Unicast promiscuous mode reception (receptions of Unicast frames, even those not matched in the DA filter). - 256 IP Multicast - 256 Multicast - Broadcast - Broadcast reject mode. - Automatic discard of error frames, smaller than the programmable minimum frame size. - Reception of long frames (Programmable legal frame size is up to 9700 bytes). Note: Frames larger than the limit are actually received, however, they are mark in the descriptor as Oversize errors. - CRC checking. - Error reporting. # Section 9. USB 2.0 Interface The 88F5182 supports two USB 2.0 ports each with an embedded USB 2.0 PHY. The USB 2.0 interface can act either as a USB high-speed peripheral (device) or as a USB host controller. It is fully compliant with the *Universal Serial Bus Specification, Revision 2.0* (USB 2.0). Each USB 2.0 interface contains a single dual-role controller that can act as a host or a peripheral controller (aka *USB controller*). A bridge connects the controller to the internal Crossbar interface (aka *USB bridge*). The USB 2.0 port contains an embedded USB 2.0 PHY (aka *USB PHY*), allowing a significant saving in the number device pins and the size of the board. The PHY supports both host and peripheral modes. # 9.1 Functional Description The USB 2.0 interface supports: - A single USB 2.0 port acting as either a peripheral or a host. - Embedded USB 2.0 PHY. USB 2.0 host controller features: - EHCl compliant as a host. - As a host, supports direct connection to all peripheral device types—Low Speed (LS), Full Speed (FS), High Speed (HS). USB 2.0 peripheral features: - USB 2.0 compliant peripheral controller. - As a peripheral, connecting to all host types (HS, FS) and hubs. - · Four independent endpoints support control, interrupt, bulk and isochronous data transfers. Embedded USB 2.0 PHY features: - 480 Mbps High Speed (HS)/ 12 Mbps FS, FS only and LS only 1.5 Mbps serial data transmission rates. - SYNC/EOP generation and checking. - Data and clock recovery from serial stream on the USB. - NRZI encoding/decoding with bit stuffing/unstuffing. - Bit stuff error detections. - Bit stuffing/unstuffing; bit stuff error detection. - Holding registers to stage transmit and receive data. - Supports USB 2.0 Test Modes. - Ability to switch between FS and HS terminations/signaling. #### Note For more details refer to controller specification document: USB-HS High-Speed Controller Core Reference. # Section 10. Cryptographic Engines and Security Accelerator ### 10.1 Functional Overview The 88F5182 integrates hardware-based cryptographic engines and security accelerator. These engines, have been designed for the purpose of performing time consuming cryptographic operations such as AES/DES/3DES encryption and MD5/SHA1 authentication to reduce CPU packet processing overhead. ## 10.1.1 Acronyms, Abbreviations, and Definitions The acronyms, abbreviations and definitions shown in Table 20 are used in this section of the datasheet. Table 20: Acronyms, Abbreviations, and Definitions | Acronym | Definition | |------------|---------------------------------------------------------------------------------------------------------------| | AES | Advanced Encryption Standard | | AES128/128 | 128 data bits AES with 128-bit key width | | AES128/192 | 128 data bits AES with 192-bit key width | | AES128/256 | 128 data bits AES with 256-bit key width | | Block/data | Block of 512 bits in the authentication engine | | CBC | Cipher Block Chain | | CFB | Cipher Feedback | | DES | Data Encryption Standard | | 3DES | Triple Data Encryption Standard | | ECB | Electronic Code Book | | EDE | Encryption Decryption Encryption | | EEE | Encryption Encryption | | IV | Initial Vector / Initial Value | | MD5 | Message Digest 5 | | OFB | Output Feedback | | SHA-1 | Secure Hash Algorithm 1 | | W0W15 | Designates the 16 words in an authentication input data block; W0 is the first word and W15 is the last word. | | WORD | 32-bit | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 37 Document Classification: Proprietary June 25, 2007, Preliminary ### 10.1.2 Functionality There are four cryptographic engines that operate independently. They implement the following algorithms: - Encryption: DES (ECB and CBC mode) and Triple DES (ECB and CBC mode, EDE and EEE) - Encryption: AES128/128, AES128/192, AES128/256. - Authentication: SHA-1 and MD5 ### 10.1.3 Cryptographic Engine Features - Authentication in the MD5 or SHA algorithm, selectable by the user - Authentication Continue mode, enables chaining between blocks - Authentication Automatic Padding mode - Encryption and Decryption in Single DES, Single (ECB) or Block (CBC) mode, or 3DES, EEE or EDE mode, selectable by the user - DES write pipeline - Optimal external update of Authentication and Encryption (in CBC) initial values, enabling flexibility of use—multi-packet calculation, sharing between resources - Byte Swap support for Data input and initial values - Byte Swap support for DES/3DES and AES data output. - Automatic Engine activation when the required data block is loaded, (Saves write cycles) - Authentication and encryption can be done simultaneously - Authentication and encryption termination interrupts - Supports DES OFB and CFB modes with additional software - AES encryption and decryption—completely separate engines that can work simultaneously ## 10.1.4 Security Accelerator Features - Performs a complete over-the-packet operation with no software intervention - Supports two consecutive sessions allowing pipelining in packets processing - Supports four types of operation: - Authentication only (MD5 / SHA-1 / HMAC-MD5 / HMAC-SHA1) - Encryption/Decryption only (DES / 3DES / AES both ECB and CBC) - Authentication followed by Decryption/Encryption - Decryption/Encryption followed by Authentication ## 10.2 Cryptographic Engines Operational Description ### 10.2.1 General The unit combines four separate engines: - DES encryption/decryption engine, - AES128 encryption engine, - AES128 decryption engine | • | Authentication | MD5/SHA | angine | |---|----------------|-----------|--------| | • | Aumentication | IVIDS/SHA | ename | Each of these engines has separate registers for data, control, and operation modes. ## Section 11. Two-Wire Serial Interface (TWSI) ## 11.1 Functional Description The 88F5182 provides full Two-Wire Serial Interface (TWSI) support. It can act as master generating read/write requests and as a slave responding to read/write requests. It fully supports a multiple TWSI-masters environment (clock synchronization, bus arbitration). The TWSI interface can be used for various applications. It can be used to control other TWSI on board devices, to read DIMM SPD ROM, and for serial ROM initialization. For more details, see the Reset Pins and Configuration section in the 88F5182 88F5182-based Storage Networking Platforms, Datasheet. The TWSI port consists of two open drain signals: - TW\_SCK (Serial Clock) - TW\_SDA (Serial address/data) The TWSI master starts a transaction by driving a start condition followed by a 7- or 10-bit slave address and a read/write bit indication. The target TWSI slave responds with acknowledge. In case of a write access (R/W bit is 0, following the TWSI slave acknowledge), the master drives 8-bit data and the slave responds with acknowledge. This write access (8-bit data followed by acknowledge) continues until the TWSI master ends the transaction with a stop condition. In case of read access following the TWSI slave address acknowledge, the TWSI slave drives 8-bit data and the master responds with acknowledge. This read access (8-bit data followed by acknowledge) continues until the TWSI master ends the transaction by responding with no acknowledge to the last 8-bit data, followed by a stop condition. A target slave that cannot drive valid read data right after it received the address, can insert "wait states" by forcing TW\_SCK low until it has valid data to drive on the TW\_SDA line. A master is allowed to combine two transactions. After the last data transfer, it can drive a new start condition followed by a new slave address, rather than driving a stop condition. Combining transactions guarantees that the master does not loose arbitration to some other TWSI master. The TWSI interface master and slave activities are handled by Marvell core access to internal registers, plus the interrupt interface. TWSI examples are shown in Figure 7. Figure 7: TWSI Examples ### Sequential Read ### **Combined Access** Doc. No. MV-S400130-00 Rev. 0.5 ### 11.1.1 TWSI Slave Addressing The TWSI slave interface supports both 7-bit and 10-bit addressing. The slave address is programmed by the TWSI Slave Address register (see Table 492 on page 335) and TWSI Extended Slave Address register (see Table 493 on page 335). When the TWSI receives a 7-bit address after a start condition, it compares it against the value programmed in the Slave Address register, and if it matches, it responds with acknowledge. If the received 7 address bits are 11110xx, meaning that it is an 10-bit slave address, the TWSI compares the received 10-bit address with the 10-bit value programmed in the TWSI Slave Address (Table 492 p. 335) and TWSI Extended Slave Address (Table 493 p. 335) registers, and if it matches, it responds with acknowledge. The TWSI interface also support slave response to general call transactions. If the <GCE> bit in the TWSI Slave Address register is set to 1, the TWSI also responds to the general call address (0x0). ### 11.1.2 TWSI Data An 8-bit TWSI Data (Table 494 p. 336) register is used both in master and slave modes. In master mode, the Marvell core must place the slave address or write data to be transmitted. In the case of read access, it contains received data (need to be read by the Marvell core). In slave mode, the Data register contains data received from master on write access, or data to be transmitted (written by the Marvell core) on read access. TWSI Data register MSB contains the first bit to be transmitted or being received. ### 11.1.3 TWSI Control An 8-bit TWSI Control (Table 495 p. 336) register is used both in master and slave modes. ### 11.1.4 TWSI Status An 8-bit TWSI Status (Table 496 p. 338) register is used both in master and slave modes. This 8-bit register contains the current status of the TWSI interface. Bits [7:3] are the status code, bits [2:0] are Reserved (read only 0). ## 11.1.5 Baud Rate Register TWSI specification defines TW\_SCK frequency of 100 KHz (400 KHz in fast mode). The TWSI module contains a clock divider to generate the TW\_SCK clock. Setting bits[6:0] of TWSI Baud Rate (Table 497 p. 339) register (offset 0x1100C) defines TW\_SCK frequency as follows: Table 21: Setting the Baud Rate Register | TCIk | N | М | TWSI Frequency<br>(in kHz) | |---------|---|----|----------------------------| | 166 MHz | 3 | 10 | 94.3 | | | 3 | 13 | 74.1 | | | 4 | 9 | 51.8 | | | 6 | 12 | 99.7 | As defined in the TWSI specification, the maximum supported TW\_SCK frequency is 100 kHz. Fast mode (where TW\_SCK frequency is 400 kHz) is not supported. ## **TWSI Master Operation** The Marvell processor core can initiate TWSI master read and write transactions via TWSI registers, as described in the following sections. #### 11.2.1 **Master Write Access** A master write access consists of the following steps: - The Marvell processor core sets the <Start> bit in the TWSI Control register (see Table 495 on page 336) to 1. The TWSI master then generates a start condition as soon as the bus is free, sets an Interrupt flag, and sets the Status register to 0x8. - The Marvell processor core writes 7-bit address plus a write bit to the TWSI Data register (see Table 494 on page 336) and clears Interrupt flag for the TWSI master interface to drive the slave address on the bus. The target slave responds with acknowledge. This causes an Interrupt flag to be set and a status code of 0x18 is registered in the Status register. - If the target TWSI device has an 10-bit address, the Marvell processor core needs to write the remainder 8-bit address bits to the Data register. The Marvell processor core then clears the Interrupt flag for the master to drive this address on the bus. The target device responds with acknowledge, causing an Interrupt flag to be set, and status code of 0xD0 be registered in the TWSI Status register (see Table 496 on page 338). - The Marvell processor core writes data byte to the TWSI Data register, and then clears Interrupt flag for the TWSI master interface to drive the data on the bus. The target slave responds with acknowledge, causing Interrupt flag to be set, and status code of 0x28 be registered in the Status register. The Marvell processor core continues this loop of writing new data to the Data register and clear Interrupt flag, as long as it needs to transmit write data to the target. - After the last data transmit, the Marvell processor core may terminate the transaction or restart a new transaction. To terminate the transaction, the Marvell processor core sets the Control register's <Stop> bit and then clears the Interrupt flag, causing the TWSI master to generate a stop condition on the bus, and go back to idle state. To restart a new transaction, the Marvell processor core sets the TWSI Control register's <Start> bit and clears the Interrupt flag, causing TWSI master to generate a new start condition. ### Note This sequence describes a normal operation. There are also abnormal cases, such as a slave not responding with acknowledge or arbitration loss. Each of these cases is reported in the TWSI Status register and needs to be handled by the Marvell processor core. ### 11.2.2 Master Read Access A master read access consists of the following steps: - Generate, a start condition, exactly the same as in the case of write access, see Section 11.2.1 Master Write Access. - 2. Drive 7- or 10-bit slave address, exactly the same as in the case of write access, with the exception that the status code after the first address byte transmit is 0x40, and after 2nd address byte transmit (in case of 10-bit address) is 0xE0. - Read data being received from the target device is placed in the data register and acknowledge is driven on the bus. Also, an interrupt flag is set, and status code of 0x50 is registered in the Status register. The Marvell Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell **Document Classification: Proprietary** June 25, 2007, Preliminary - processor core reads data from Data register and clears the Interrupt flag to continue receiving next read data byte. This loop is continued as long as the Marvell processor core wishes to read data from the target device. - 4. To terminate, the read access needs to respond with no acknowledge to the last data. It then generates a stop condition or generates a new start condition to restart a new transaction. With last data, the Marvell processor core clears the TWSI Control register's Acknowledge bit (when clearing the Interrupt bit), causing the TWSI master interface to respond with no acknowledge to last received read data. In this case, the Interrupt flag is set with status code of 0x58. Now, the Marvell processor core can issue a stop condition or a new start condition. ### Note The above sequence describes a normal operation. There are also abnormal cases, such as the slave not responding with acknowledge, or arbitration loss. Each of these cases is reported in the Status register and needs to be handled by Marvell processor core. ## 11.3 TWSI Slave Operation The TWSI slave interface can respond to a read access, driving read data back to the master that initiated the transaction, or respond to write access, receiving write data from the master. The two cases are described in the following sections. ### 11.3.1 Slave Read Access Upon detecting a new address driven on the bus with read bit indication, the TWSI slave interface compares the address against the address programmed in the Slave Address register. If it matches, the slave responds with acknowledge. It also sets the Interrupt flag, and sets status code to 0xA8. #### Note If the TWSI slave address is 10-bit, the Interrupt flag is set and status code changes only after receiving and identify address match also on the 2nd address byte). The Marvell processor core now must write new read data to the Data register and clears the Interrupt flag, causing TWSI slave interface to drive the data on the bus. The master responds with acknowledge causing an Interrupt flag to be set, and status code of 0xB8 to be registered in the Status register. If the master does not respond with acknowledge, the Interrupt flag is set, status code 0f 0xC0 is registered, and TWSI slave interface returns back to idle state. If the master generates a stop condition after driving an acknowledge bit, the TWSI slave interface returns back to idle state. ### 11.3.2 Slave Write Access Upon detecting a new address driven on the bus with write bit indication, the TWSI slave interface compares the address against the address programmed in the Slave Address register and, if it matches, responds with acknowledge. It also sets an Interrupt flag, and sets status code to 0x60 (0x70 in case of general call address, if general call is enabled). Following each write byte received, the TWSI slave interface responds with acknowledge, sets an Interrupt flag, and sets status code to 0x80 (0x90 in case of general call access). The Marvell processor core then reads the received data from Data register and clears Interrupt flag, to allow transfer to continue. Page 44 ## **Section 12. UART Interface** ## 12.1 Functional Description The 88F5182 supports two Universal Asynchronous Receiver/Transmitter (UART) ports. One of the UART ports is multiplexed on the MPP port. For complete information regarding the UART, refer to the Synopsis DW\_16550 specification. The UART is integrated into the device to support data input/output operations for peripheral devices connected through a standard UART interface. The UART includes the following features: - Synchronous interface - FIFO mode permanently selected for transmit and receive operations - Modem control functions (CTSn, RSTn) ## 12.2 UART Interface Pin Assignment The 88F5182 supports the UART interface through the UA0/1\_TXD and UA0/1\_RXD pins and provides modem control functions through the UA0/1\_CTSn and UA0/1\_RTSn pins. Table 22 shows the signal names on the 88F5182 and the description of the pins. Table 22: UART Pin Assignments | Pin Name | Туре | Description | |----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UA0_TX<br>UA1_TX | 0 | The UA0/1_TX signals are the serial data output to the modem, data set, or peripheral device. The UA0/1_TX signals are set high when the reset is applied. | | UA0_RX<br>UA1_RX | I | The UA0/1_RX signals are the serial data input from the modem, data set, or peripheral device. | | UA0_CTSn<br>UA1_CTSn | ı | CLEAR TO SEND: When low, these pins indicate that the receiving UART is ready to receive data. When the receiving UART de-asserts UA0/1_CTSn high, the transmitting UART should stop transmission to prevent overflow of the receiving UART buffer. The UA0/1_CTSn signals are a modem-status input whose condition can be tested by the host processor or by the UART when in Autoflow mode. | | UA0_RTSn<br>UA1_RTSn | 0 | REQUEST TO SEND: When low, these pins informs the remote device that the UART is ready to receive data. | ### Note For more information, refer to Section A.13 "UART Interface Registers" on page 340. ## **Section 13. Device Controller Interface** ## 13.1 Functional Description The 88F5182 Device controller interface supports up to four banks of devices. Each bank supports up to 512 MBytes of address space. Each bank has its own timing parameters register. Bank width can be programmed to 8- or 16-bits. Bank timing parameters can be programmed to support different device types (e.g., sync burst SRAM, Flash, ROM, I/O Controllers). The four chip selects are typically separated into three individual chip selects and one chip select for a boot device. The boot device bank is the same as any of the other banks except that the core boots from the boot device and its default width is sampled at reset. The device controller multiplexes the address and data buses. The interface latches the address into latches to support up to 512 MBytes of address space. The interface supports any size access up to 128 bytes. See Table 23 for device controller pin assignment. #### Note All output signals are driven with the rising edge of TCLK and all inputs are sampled with the rising edge of TCLK. ## 13.2 Device Interface Pin Assignment Table 23 provides a list of the Device interface pins and describes their function. Table 23: Device Controller Pin Assignments | Pin Name | Туре | Description | |----------------------|---------|-------------------------------------------------------| | DEV_CEn[2:0] | 0 | Device Bus Chip Enable correspond to bank [2:0] | | DEV_BootCEn | 0 | Device Bus Chip Enable correspond to Boot Bank | | DEV_OEn | 0 | Device Bus Output Enable | | DEV_WEn[1:0] | 0 | Device Bus Write Enable | | DEV_ALE[1:0] | 0 | Device Bus Address Latch Enable correspond to ALE[0]. | | DEV_D[8:0] | t/s I/O | Device Bus Multiplexed Address/Data bus | | DEV_D[15:9] | t/s I/O | Device Bus Data bus | | DEV_A[2:0] | 0 | Device Bus Address | | DEV_READY | 0 | Device Ready | | DEV_BURSTn/DEV_LASTn | 0 | Device Burst/Device last | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 47 Document Classification: Proprietary June 25, 2007, Preliminary ## 13.3 Device Interface Block Diagram Figure 8 provides a diagram of the Device block. Figure 8: Device Block Diagram Example ### Note In the figures that follow, the signal names appear without the $\ensuremath{\mathsf{DEV}}\xspace_-$ prefix. ## 13.4 Address Multiplexing Figure 9 provides a diagram of the address multiplexing. Figure 9: Address Multiplexing ## 13.5 NAND Flash Controller Implementation The NAND Flash controller implementation is shown in detailed in Figure 10 through Figure 12. It is controlled by NAND Flash Control Register (Table 517 p. 350). Burst transactions are supported by toggling the RE signal every read cycle as described in Figure 10. Figure 10: Mask ALE during NAND Flash Read Data Phase Figure 11: Generate Dedicated NAND Flash WE Signal Figure 12: Generate CE Covers All NAND Flash Transaction Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 49 Document Classification: Proprietary June 25, 2007, Preliminary ## **Section 14.IDMA Controller** The 88F5182 has four independent IDMA engines. The IDMA engines optimize system performance by moving large amounts of data without significant CPU intervention. Each IDMA engine can move data between any source to any destination. It can transfer a single data buffer of up to 16 MB. It can also run in chain mode, in that mode each buffer has its own descriptor. ## 14.1 Functional Description IDMA unit contains four 512-byte buffers, one buffer per IDMA channel. When a channel is activated, data is read from the source into the buffer, and then written to the destination. Read and write transactions are handled independently. The IDMA engine transfers the buffer in chunks of from 8 up to 128 bytes. The IDMA engine reads from the source as long as it has place in the buffer. It writes to the destination, as long as there is valid data in the buffer to be transferred. This independency results in concurrent reads and writes, and maximum utilization of the IDMA interface. The four channels share the same resources. They use fixed round-robin arbitration. ## 14.2 IDMA Descriptors Each IDMA Channel Descriptor consists of four 32-bit registers. Each channel can be configured to work in 64-KB Descriptor mode, or in 16-MB Descriptor mode, as shown in Figure 13. ### Figure 13: IDMA Descriptors ### 64-KB Mode ## Remaind BC Byte Count Source Address **Destination Address** Next Descriptor Pointer ### 16-MB Mode **Table 24: IDMA Descriptor Definitions** | IDMA Descriptor | Definition | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Byte Count | Number of bytes of data to transfer. The maximum number of bytes to which the IDMA controller can be configured transfer is 64 KB-1 (16-bit register) in 64 KB descriptor mode or 16 MB-1 (24-bit register) in the 16 MB descriptor mode. This register decrements at the end of every burst of transmitted data from the source to the destination. When the byte count register is 0, the IDMA transaction is finished or terminated. | | Source Address | Bits [31:0] of the IDMA source address. According to the setting of the Channel Control register, this register either increments or holds the same value. | | Destination Address | Bits [31:0] of the IDMA destination address. According to the setting of the Channel Control register, this register either increments or holds the same value. | | Pointer to the Next<br>Descriptor | Bits [31:0] of the IDMA Next Descriptor address for chained operation. The descriptor must be 16 sequential bytes located at 16-bytes aligned address (bits [3:0] are 0). NOTE: This descriptor is used only used when the channel is configured to Chained mode. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 51 June 25, 2007, Preliminary ## **Section 15. XOR Engine** The XOR engine is a generic acceleration engine for storage applications that provides a low latency, high throughput xor calculation capabilities, enabling CPU xor calculation off-loading in various RAID implementations. In addition, the XOR engine provides iSCSI CRC32C calculation, DMA operation, memory initialization, and memory ECC errors cleanup operation support. The XOR engine enables PC/Server manufactures (ROM), Internal RAID Controllers and External RAID systems to speed up overall system performance. ### XOR engine features: - Two separate channels for enabling concurrent operation (e.g., concurrent XOR and iSCSI CRC32C calculations). - 1KB temporary result store queue per channel. Arranged as 128 X 8B buffer. - Support packing/unpacking of unaligned data transfers. - XOR calculation for up to eight data block sources. - Data block size up to 16 MB. - Programmable maximum burst size on read and write. - Descriptor chain mechanism. - · Hot insertion of new descriptors to chain. - iSCSI CRC32C calculation that is compliant with IPS iSCSI version 13 draft. - DMA operation. - Memory initialization support. - Memory ECC cleanup support. - Write access protection of configuration registers. ## 15.1 Theory of Operation XOR engine unit (XEunit) has five main operation modes: - XOR calculation Mode (XOR) - iSCSI CRC32C Calculation Mode (CRC) - DMA Operation Mode (DMA) - Memory initialization Mode (MemInit) - Memory ECC error cleanup mode (ECC) The XOR engine has two independent channels. Each channel can be configured to one of the operation modes at a time. The operation mode is defined through the <OperationMode> field in the XOR Engine [0..1] Configuration (XExCR) (Table 543 p. 366)(bits[2:0]). In the XOR, CRC and DMA operation modes, the XOR engine is controlled by chain descriptors and responds to similar activation scheme. These modes differ only in the interpretation of the chain descriptor fields. In ECC and MemInit modes, the XOR engine responds to different activation schemes. It is controlled by programming internal registers directly. On all operation modes, XOR engine uses the same address decoding scheme. Upon startup, the two XOR engine channels are in an inactive state and can be configured to any operation mode (XOR, CRC, DMA, MemInit or ECC). After being configured, the XOR engine channel can be activated. It can be stopped or paused by software at any time. After stopped by software, the engine re-enters inactive state and can be configured to another operation mode and re-activated. This also applies if the XOR engine channel finished the operation (reached End Of Chain) without being stopped by the software. Again, the engine re-enters an inactive state and can be configured to another operation mode, and re-activated. After paused by software, the XOR engine channel suspends the current operation at the earliest opportunity. Upon activating the channel again, it resumes executing the same operation. ### **Notes** - The two XOR engine channels are independent in their operation modes. The only exception is that both engines must not be configured to ECC or MemInit operation modes. These modes share hardware resources. - Attempting to change the channels operation mode during a pause will result in unexpected behavior. ## 15.2 Descriptor Chain ### 15.2.1 Descriptor Format The XOR engine descriptor format supports 32-bit addressing. In XOR mode, the descriptor consists of sixteen 32-bit words which totals the 64B size of each descriptor. In CRC and DMA modes, only the upper 32B of the descriptor is needed. Therefore, the descriptor consists of eight 32-bit words, totalling to a 32B size for each descriptor, see Figure 14. By fetching a descriptor from memory, the XOR engine gets all the information about the next operation to be performed. When the XOR engine finishes the operation associated with a descriptor, it closes the descriptor by updating the status word. This means the operation completed successfully and returns the ownership of the descriptor to the CPU. #### Note Chain descriptor operation is valid only in XOR, CRC and DMA operation modes. In ECC and MemInit modes, the XOR engine gets the operation data directly from its internal registers. Doc. No. MV-S400130-00 Rev. 0.5 0x0 Status 0x4 CRC-32 Result 8x0 Command **CRC & DMA** 0xC **Next Descriptor Address Descriptor** 0x10 Byte Count 0x14 **Destination Address** Source Address #0 0x18 **XOR** 0x1C Source Address #1 Descriptor 0x20 Source Address #2 0x24 Source Address #3 0x28 Source Address #4 0x2C Source Address #5 0x30 0x34 0x38 0x3C Figure 14: XOR Descriptor Format ### Note The XOR descriptor must be 64 Bytes aligned (Address[5:0]=0). The CRC and DMA descriptors must be 32 Bytes aligned (Address[4:0]=0). There are no restrictions on source or destination data block alignment. Source and destination blocks can have different alignments. Different source blocks can have different alignments as well. Source Address #6 Source Address #7 Reserved Reserved #### Table 25: **Descriptor Status Word Definition** | Bit | Field | Description | |------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:0 | Reserved | Reserved. | | 30 | Success | Successful descriptor execution indication. Indicates whether the operation completed successfully. 0 = Completed unsuccessfully - Transfer terminated before the whole byte count was transferred. 1 = Completed successfully - The whole byte count transferred. That field is updated upon closing the descriptor NOTE: In ECC cleanup mode the success bit indicates successful execution, even if ECC errors where found and not corrected. | | 31 | Own | Ownership Bit Indicates whether the descriptor is owned by the CPU or the XOR engine. 0 = CPU owned. 1 = XOR engine owned. That field is updated upon closing a descriptor - XOR engine gives back ownership to the CPU by clearing the own bit. | ### Table 26: Descriptor CRC-32 Result Word Definition | Bit | Field | Description | |------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | CRCresult | Result of CRC-32 calculation Valid only in the last descriptor of a CRC source block chain, after it was closed by the XOR engine. NOTE: Valid only in CRC mode. | ### Table 27: Descriptor Command Word Definition | Bit | Field | Description | |-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Src0Cmd | Specifies the type of operation to be carried out on the data pointed by SA#0 (Source Address 0 word of the descriptor). 0x0 = Null Command - Data from Source will be disregarded in the current descriptor operation. 0x1 = XOR Command - Data from source will be transferred and will be significant in the XOR calculation. NOTE: Relevant only on XOR operation mode. disregarded in all other operation modes. | | 1 | Src1Cmd | Specifies the type of operation to be carried out on the data pointed by SA#1 (Source Address #1 word of the descriptor). NOTE: Relevant only on XOR operation mode. Disregard in all other operation modes. | | 2 | Src2Cmd | Specifies the type of operation to be carried out on the data pointed by SA#2 (Source Address #2 word of the descriptor). NOTE: Relevant only on XOR operation mode. Disregard in all other operation modes. | | 3 | Src3Cmd | Specifies the type of operation to be carried out on the data pointed by SA#3 (Source Address #3 word of the descriptor). NOTE: Relevant only on XOR operation mode. Disregard in all other operation modes. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 55 June 25, 2007, Preliminary **Table 27: Descriptor Command Word Definition (Continued)** | Bit | Field | Description | |------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | Src4Cmd | Specifies the type of operation to be carried out on the data pointed by SA#4 (Source Address #4 word of the descriptor). NOTE: Relevant only on XOR operation mode. Disregard in all other operation modes. | | 5 | Src5Cmd | Specifies the type of operation to be carried out on the data pointed by SA#5 (Source Address #5 word of the descriptor). NOTE: Relevant only on XOR operation mode. Disregard in all other operation modes. | | 6 | Src6Cmd | Specifies the type of operation to be carried out on the data pointed by SA#6 (Source Address #6 word of the descriptor). NOTE: Relevant only on XOR operation mode. disregarded in all other operation modes. | | 7 | Src7Cmd | Specifies the type of operation to be carried out on the data pointed by SA#7 (Source Address #7 word of the descriptor). NOTE: Relevant only on XOR operation mode. Disregard in all other operation modes. | | 29:8 | Reserved | Reserved | | 30 | CRCLast | Indicated last descriptor in a CRC-32 calculation chain. 0 = Not last descriptor in a CRC calculation chain. 1 = Last descriptor in a CRC calculation chain. When closing the descriptor, the XOR engine writes the CRC result to its CRC-32 Result word. The next descriptor in the descriptor chain initiates a new CRC calculation. If the source block is represented by one descriptor only, it should be marked as last. NOTE: Relevant only in CRC operation mode. | | 31 | EODIntEn | End Of Descriptor Interrupt Enable. Specifies if the EOD interrupt is asserted upon closure of that descriptor. 1 - EOD Enabled. 0 - EOD Disabled. | ### Table 28: Descriptor Next Descriptor Address Word | Bits | Field | Description | |------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | NDA | Next descriptor address pointer XOR Mode: NDA must be 64-byte aligned (bits[5:0] must be 0x0). CRC/DMA Mode: NDA must be 32-byte aligned (bits[4:0] must be 0x0). NDA field of the last descriptor of a descriptor chain must be NULL. | ### Table 29: Descriptor Byte Count Word | Bit | Field | Description | |-------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:0 | ByteCount | XOR mode: Size of source and destination blocks in bytes. CRC mode: Size of source block part represented by the descriptor. DMA mode: Size of source and destination block in bytes. Minimum blocks' size: 16B. Maximum blocks' size: 16MB-1 | | 31:24 | Reserved | Reserved. | #### Table 30: **Descriptor Destination Address Word** | Bits | Field | Description | |------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DA | Destination Block address pointer XOR Mode: Destination Block address pointer. CRC mode: Not used. DMA mode: Destination Block address pointer. | ### Table 31: Descriptor Source Address #N Words | Bits | Field | Description | |------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | SA#0<br>Source<br>Address #0 | source block #0 address pointer. XOR Mode: Source Block #0 address pointer. CRC mode: Address pointer to part of source block represented by the descriptor. DMA Mode: Source Block address pointer. | | 31:0 | SA#N<br>[N=17]<br>Source<br>Address #N | source block #N address pointer. XOR mode: Source Block #N address pointer. CRC mode: Not used. DMA mode: Not used. | Copyright © 2007 Marvell Doc. No. MV-S400130-00 Rev. 0.5 Page 57 June 25, 2007, Preliminary ## Section 16. General Purpose I/O Port Interface The 88F5182 contains a 26-bit General Purpose Port I/O (GPIO). The GPIO interface provides the following features: - Each of the GPIO pins can be assigned to act as a general purpose input or output pin. - A dedicated register provides the GPIO input value. - Each of the GPIO input pins can be programmed to generate an Edge sensitive or a Level sensitive maskable interrupt. - A dedicated register provides the GPIO output value. - Each of the GPIO outputs can be programmed for the LED to blink every ~100 ms. ### Note The GPIO interface is multiplexed on the external pins as described in Section A.18.1 "MPP Registers" on page 384. For the 88F5182 GPIO registers, see Table 564, "GPIO Registers Map," on page 380. ## **Section 17. Interrupt Controller** ## 17.1 Functional Description The 88F5182 includes an interrupt controller that routes internal interrupt requests as well as external interrupt requests (GPIOs) to the Marvell processor core. The 88F5182 interrupt controller drives two interrupt signals to the Marvell CPU core—FIQ (high priority) and IRQ (regular priority). All interrupts are level sensitive. The interrupt is kept active as long as there is at least one non-masked cause bit set in the Interrupt Cause register. The 88F5182 can also be used as the interrupt controller for external devices generating interrupts to the Marvell CPU core via GPIO inputs. The interrupt controller can also receive interrupt messages from an external PCI Express device. The 88F5182 can also act as a PCI or PCI Express Endpoint. As such, it can generate the PCI Express INTA emulation message or the INTAn signal. ## 17.2 Local Interrupt Cause and Mask Registers The 88F5182 handles interrupts in two stages. The first stage is specific unit cause and mask registers, that distinguish between a specific interrupt events within the unit. Once an interrupt event occurs, its corresponding bit in the unit cause register is set to 1. If the interrupt is not masked by the unit mask register, it is marked in the Main Interrupt Cause register. The unit local mask register has no affect on the setting of interrupt bits in the unit local cause register. It only affects the setting of the interrupt bit in the Main Interrupt Cause register When working in level mode, the GPIO Data In register must be used. Do not use the GPIO Interrupt Cause register. The different units cause registers are: - Local to System Bridge Interrupt Cause register - PCI Express Interrupt Cause registers - PCI Interrupt Cause register - SATAHC Main Interrupt Cause register - GbE Port Interrupt Cause register - USB0/1 Interrupt Cause register - Cryptographic Engine Security Accelerator Cause register - TWSI Interrupt Cause register - UART0/1 Interrupt Cause registers - Device Interrupt Cause register - GPIO Interrupt Cause register - IDMA Interrupt Cause register - XOR Engine Interrupt Cause register Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 59 Document Classification: Proprietary June 25, 2007, Preliminary ## 17.3 Main Interrupt Cause and Mask Registers The second stage includes the Main Interrupt Cause register and Main Interrupt mask registers that summarize the interrupts generated by each unit. The interrupt handler first reads the main cause register, and then reads the specific unit cause register. ### Note The Main Interrupt Cause register bits are Read Only. To clear an interrupt cause, the software needs to clear the active bit(s) in the specific unit cause register. There are two mask registers corresponding to the two CPU interrupt lines—IRQ and FIQ. Setting these registers allows the reporting of different interrupt events on the different interrupt lines. If a bit in the mask register is set to 1, the corresponding interrupt event is enabled. The setting of the mask bits has no affect on the value registered in the Main Interrupt Cause register, it only affects the assertion of the interrupt pin. An interrupt is asserted if at least one of the non masked bits in the cause register is set to 1. When the 88F5182 functions as Endpoint, a third mask register corresponding to PCI Express/PCI interrupt is used to generate an interrupt towards the host. The host is connected to 88F5182 through the interface defined by bit <EndPointIF> in the CPU Configuration Register (Table 55 p. 99). The INTA interrupt or MSI is routed to host according to this bit value. ### **Notes** - See Table 33, "CPU Register Map," on page 90. - See Table 17.5, "88F5182 Interrupt Controller Scheme," on page 61. ## 17.4 Doorbell Interrupt When 88F5182 functions as Endpoint, a doorbell mechanism is provided to communicate between Marvell processor core and the external host. The 88F5182 supports 32-bit doorbell interrupt register from host to Marvell CPU core. See Table 72, "Host-to-CPU Doorbell Register," on page 107 and Table 73, "Host-to-CPU Doorbell Mask Register," on page 107. The 88F5182 supports 32-bit doorbell interrupt register from Marvell CPU core to host. See Table 74, "CPU-to-Host Doorbell Register," on page 108 and Table 75, "CPU-to-Host Doorbell Mask Register," on page 108. ## 17.5 88F5182 Interrupt Controller Scheme Figure 15: 88F5182 Interrupt Controller Scheme ## Section 18. Timers ## 18.1 Functional Description The 88F5182 provides two general purpose timers and one watchdog timer. ### 18.2 32-bit-wide Timers The 88F5182 provides two 32-bit-wide timers. Each timer decrements with every TCLK rising edge if the corresponding enabled bit is enabled. Reads and write from/to the timer are done to the counter itself. The timers provide auto mode: - When the timers are set to auto mode disabled and the timers reach to 0, the timers stop counting. - When the timers are set to auto mode enabled and the timers reach to 0, the timers preload and continue counting. Regardless of whether auto mode is enabled or disabled, when the timers reach 0, a maskable interrupt is generated. ## 18.3 Watchdog Timer The 88F5182 internal watchdog timer is a 32-bit count down counter that can be used to generate a maskable interrupt or reset the system in the event of unpredictable software behavior. After the watchdog is enabled, it is a free running counter that needs to be serviced periodically to prevent its expiration. After reset, the watchdog is enabled or disabled according to sample at reset pin value. When the watchdog timer expires and bit <WDRstOutEn> is set to 1 in the RSTOUTn Mask Register (Table 57 p. 100), the SYSRST\_OUTn output signal is set. ### Note See Section A.4.4 "CPU Timers Registers" on page 105. ## 88F5182 Register Set THIS PAGE INTENTIONALLY LEFT BLANK ## **List of Registers** | A.1 | Register Description | 88 | |-----------|---------------------------------------------|----| | A.2 | Register Types | 88 | | A.3 | Internal Registers Address Map | 89 | | A.4 | Local to System Bridge Registers | 90 | | Table 34: | Window0 Control Register<br>Offset: 0x20000 | 91 | | Table 35: | Window0 Base Register Offset: 0x20004 | 92 | | Table 36: | Window0 Remap Low Register Offset: 0x20008 | 92 | | Table 37: | Window0 Remap High Register Offset: 0x2000C | 92 | | Table 38: | Window1 Control Register Offset: 0x20010 | 92 | | Table 39: | Window1 Base RegisterOffset: 0x20014 | 93 | | Table 40: | Window1 Remap Low Register Offset: 0x20018 | 93 | | Table 41: | Window1 Remap High RegisterOffset: 0x2001C | 93 | | Table 42: | Window2 Control Register Offset: 0x20020 | 94 | | Table 43: | Window2 Base Register Offset: 0x20024 | 94 | | Table 44: | Window3 Control Register Offset: 0x20030 | 94 | | Table 45: | Window3 Base Register Offset: 0x20034 | 95 | | Table 46: | Window4 Control Register<br>Offset: 0x20040 | 95 | | Table 47: | Window4 Base Register Offset: 0x20044 | 95 | | Table 48: | Window5 Control Register Offset: 0x20050 | 96 | | Table 49: | Window5 Base RegisterOffset: 0x20054 | 96 | | Table 50: | Window6 Control Register Offset: 0x20060 | 96 | | Table 51: | Window6 Base Register | 97 | | Table 52: | Window7 Control Register Offset: 0x20070 | 97 | |-----------|---------------------------------------------------------------------|-----| | Table 53: | Window7 Base Register<br>Offset: 0x20074 | 98 | | Table 54: | 88F5182 Internal Registers Base Address Register<br>Offset: 0x20080 | 98 | | Table 55: | CPU Configuration Register Offset: 0x20100 | 99 | | Table 56: | CPU Control and Status Register<br>Offset: 0x20104 | 100 | | Table 57: | RSTOUTn Mask Register<br>Offset: 0x20108 | 100 | | Table 58: | System Soft Reset Register Offset: 0x2010C | 101 | | Table 59: | Local to System Bridge Interrupt Cause Register Offset: 0x20110 | 101 | | Table 60: | Local to System Bridge Interrupt Mask Register Offset: 0x20114 | 101 | | Table 61: | Main Interrupt Cause Register Offset: 0x20200 | 102 | | Table 62: | Main IRQ Interrupt Mask Register Offset: 0x20204 | 104 | | Table 63: | Main FIQ Interrupt Mask Register Offset: 0x20208 | 104 | | Table 64: | Endpoint Interrupt Mask Register<br>Offset: 0x2020C | 104 | | Table 65: | CPU Timers Control Register Offset: 0x20300 | 105 | | Table 66: | CPU Timer0 Reload Register<br>Offset: 0x20310 | 105 | | Table 67: | CPU Timer 0 Register<br>Offset: 0x20314 | 106 | | Table 68: | CPU Timer1 Reload Register<br>Offset: 0x20318 | 106 | | Table 69: | CPU Timer 1 Register Offset: 0x2031C | 106 | | Table 70: | CPU Watchdog Timer Reload Register<br>Offset: 0x20320 | 106 | | Table 71: | CPU Watchdog Timer Register Offset: 0x20324 | 107 | | Table 72: | Host-to-CPU Doorbell Register<br>Offset: 0x20400 | 107 | | Table 73: | Host-to-CPU Doorbell Mask Register<br>Offset: 0x20404 | 107 | | Table 74: | CPU-to-Host Doorbell Register | 108 | | Table 75: | CPU-to-Host Doorbell Mask Register<br>Offset: 0x2040C | 108 | ### 88F5182 Open Source Community Programmer's User Guide | A.5 | DDR SDRAM Controller Registers | 109 | |------------|-----------------------------------------------------|-------| | Table 77: | CS[0]n Base Address Register | . 110 | | Table 78: | CS[0]n Size Register | . 110 | | Table 79: | CS[1]n Base Address Register | . 110 | | Table 80: | CS[1]n Size Register | . 111 | | Table 81: | CS[2]n Base Address Register | . 111 | | Table 82: | CS[2]n Size Register | . 111 | | Table 83: | CS[3]n Base Address Register | . 112 | | Table 84: | CS[3]n Size Register | . 112 | | Table 85: | DDR SDRAM Configuration Register | . 112 | | Table 86: | DDR SDRAM Control Register | . 113 | | Table 87: | DDR SDRAM Timing (Low) Register | . 114 | | Table 88: | DDR SDRAM Timing (High) Register | . 115 | | Table 89: | DDR2 SDRAM Timing (Low) Register | . 116 | | Table 90: | DDR2 SDRAM Timing (High) Register | . 116 | | Table 91: | DDR SDRAM Address Control Register | . 117 | | Table 92: | DDR SDRAM Open Pages Control Register | . 117 | | Table 93: | DDR SDRAM Operation Register | . 118 | | Table 94: | DDR SDRAM Operation Control Register | . 118 | | Table 95: | DDR SDRAM Mode Register Offset: 0x0141C | . 118 | | Table 96: | Extended DDR SDRAM Mode Register | . 120 | | Table 97: | DDR SDRAM Initialization Control Register | . 121 | | Table 98: | DDR SDRAM Address/Control Pads Calibration Register | . 121 | | Table 99: | DDR SDRAM Data Pads Calibration Register | . 122 | | Table 100: | DDR2 SDRAM ODT Control (Low) Register | . 122 | | Table 101: | DDR2 SDRAM ODT Control (High) Register | 123 | |------------|---------------------------------------------------------------|-----| | Table 102: | DDR2 SDRAM ODT Control Register | 124 | | Table 103: | DDR SDRAM Interface Mbus Control (Low) Register | 125 | | Table 104: | DDR SDRAM Interface Mbus Control (High) Register | 125 | | Table 105: | DDR SDRAM Interface Mbus Timeout Register<br>Offset: 0x01438 | 126 | | Table 106: | DDR SDRAM MMask Register<br>Offset: 0x014B0 | 126 | | A.6 | PCI Express Interface Registers | 127 | | Table 108: | PCI Express BAR1 Control Register<br>Offset: 0x41804 | 129 | | Table 109: | PCI Express BAR2 Control Register<br>Offset: 0x41808 | 129 | | Table 110: | PCI Express Expansion ROM BAR Control Register | 130 | | Table 111: | PCI Express Configuration Address Register<br>Offset: 0x418F8 | 130 | | Table 112: | PCI Express Configuration Data Register | 131 | | Table 113: | PCI Express Interrupt Cause<br>Offset: 0x41900 | 131 | | Table 114: | PCI Express Interrupt Mask<br>Offset: 0x41910 | 134 | | Table 115: | PCI Express Window0 Control Register<br>Offset: 0x41820 | 134 | | Table 116: | PCI Express Window0 Base Register Offset: 0x41824 | 135 | | Table 117: | PCI Express Window0 Remap Register<br>Offset: 0x4182C | 135 | | Table 118: | PCI Express Window1 Control Register<br>Offset: 0x41830 | 136 | | Table 119: | PCI Express Window1 Base Register Offset: 0x41834 | 136 | | Table 120: | PCI Express Window1 Remap Register<br>Offset: 0x4183C | 136 | | Table 121: | PCI Express Window2 Control Register | 137 | | Table 122: | PCI Express Window2 Base Register Offset: 0x41844 | 137 | | Table 123: | PCI Express Window2 Remap Register | 137 | | Table 124: | PCI Express Window3 Control Register | 138 | ### 88F5182 Open Source Community Programmer's User Guide | Table 125: | PCI Express Window3 Base Register Offset: 0x41854 | . 138 | |------------|-----------------------------------------------------------------------------|-------| | Table 126: | PCI Express Window3 Remap Register | . 138 | | Table 127: | PCI Express Window4 Control Register | . 139 | | Table 128: | PCI Express Window4 Base Register | . 139 | | Table 129: | PCI Express Window4 Remap Register Offset: 0x4186C | . 139 | | Table 130: | PCI Express Window5 Control Register | . 140 | | Table 131: | PCI Express Window5 Base Register | . 140 | | Table 132: | PCI Express Window5 Remap Register Offset: 0x4188C | . 140 | | Table 133: | PCI Express Default Window Control Register | . 141 | | Table 134: | PCI Express Expansion ROM Window Control Register | . 141 | | Table 135: | PCI Express Expansion ROM Window Remap Register | . 141 | | Table 136: | PCI Express Control Register | . 142 | | Table 137: | PCI Express Status Register | . 143 | | Table 138: | PCI Express Completion Timeout Register | . 144 | | Table 139: | PCI Express Flow Control Register | . 145 | | Table 140: | PCI Express Acknowledge Timers (1X) Register | . 145 | | Table 141: | PCI Express TL Control Register | . 146 | | Table 142: | PCI Express Device and Vendor ID Register | . 146 | | Table 143: | PCI Express Command and Status Register | . 146 | | Table 144: | PCI Express Class Code and Revision ID Register | . 149 | | Table 145: | PCI Express BIST, Header Type and Cache Line Size Register Offset: 0x4000C | . 149 | | Table 146: | PCI Express BAR0 Internal Register | . 150 | | Table 147: | PCI Express BAR0 Internal (High) Register | . 150 | | Table 148: | PCI Express BAR1 Register Offset: 0x40018 | . 150 | | Table 149: | PCI Express BAR1 (High) Register | 151 | |------------|---------------------------------------------------------------------------|-----| | Table 150: | PCI Express BAR2 Register Offset: 0x40020 | 151 | | Table 151: | PCI Express BAR2 (High) Register | 152 | | Table 152: | PCI Express Subsystem Device and Vendor ID Offset: 0x4002C | 152 | | Table 153: | PCI Express Expansion ROM BAR Register | 152 | | Table 154: | PCI Express Capability List Pointer Register Offset: 0x40034 | 153 | | Table 155: | PCI Express Interrupt Pin and Line Register Offset: 0x4003C | 153 | | Table 156: | PCI Express Power Management Capability Header Register | 153 | | Table 157: | PCI Express Power Management Control and Status Register Offset: 0x40044 | 154 | | Table 158: | PCI Express MSI Message Control Register | 155 | | Table 159: | PCI Express MSI Message Address Register Offset: 0x40054 | 155 | | Table 160: | PCI Express MSI Message Address (High) Register | 156 | | Table 161: | PCI Express MSI Message Data Register Offset: 0x4005C | 156 | | Table 162: | PCI Express Capability Register Offset: 0x40060 | 156 | | Table 163: | PCI Express Device Capabilities Register Offset: 0x40064 | 157 | | Table 164: | PCI Express Device Control Status Register | 158 | | Table 165: | PCI Express Link Capabilities Register | 161 | | Table 166: | PCI Express Link Control Status Register | 161 | | Table 167: | PCI Express Advanced Error Report Header Register Offset: 0x40100 | 163 | | Table 168: | PCI Express Uncorrectable Error Status Register | 163 | | Table 169: | PCI Express Uncorrectable Error Mask Register | 165 | | Table 170: | PCI Express Uncorrectable Error Severity Register Offset: 0x4010C | 165 | | Table 171: | PCI Express Correctable Error Status Register | 165 | | Table 172: | PCI Express Correctable Error Mask Register Offset: 0x40114 | 166 | ### 88F5182 Open Source Community Programmer's User Guide | Table 173: | PCI Express Advanced Error Capability and Control Register Offset: 0x40118 | 167 | |------------|-----------------------------------------------------------------------------|-----| | Table 174: | PCI Express Header Log First DWORD Register Offset: 0x4011C | 167 | | Table 175: | PCI Express Header Log Second DWORD Register Offset: 0x40120 | 168 | | Table 176: | PCI Express Header Log Third DWORD Register | 168 | | Table 177: | PCI Express Header Log Fourth DWORD Register Offset: 0x40128 | 168 | | A.7 | PCI Interface Registers | 169 | | Table 187: | CSn[0] BAR Size<br>Offset: 0x30C08 | 173 | | Table 188: | CSn[1] BAR Size<br>Offset: 0x30D08 | 173 | | Table 189: | CSn[2] BAR Size<br>Offset: 0x30C0C | 173 | | Table 190: | CSn[3] BAR Size<br>Offset: 0x30D0C | 173 | | Table 191: | DevCSn[0] BAR Size | 174 | | Table 192: | DevCSn[1] BAR Size | 174 | | Table 193: | DevCSn[2] BAR Size | 174 | | Table 194: | Boot CSn BAR Size | 174 | | Table 195: | P2P Mem0 BAR Size | 174 | | Table 196: | P2P I/O BAR Size | 175 | | Table 197: | Expansion ROM BAR Size | 175 | | Table 198: | Base Address Registers Enable | 175 | | Table 199: | CSn[0] Base Address Remap | 176 | | Table 200: | CSn[1] Base Address Remap Offset: 0x30D48 | 177 | | Table 201: | CSn[2] Base Address Remap Offset: 0x30C4C | 177 | | Table 202: | CSn[3] Base Address Remap Offset: 0x30D4C | 177 | | Table 203: | DevCSn[0] Base Address Remap | 177 | | Table 204: | DevCSn[1] Base Address Remap | 177 | | Table 205: | DevCSn[2] Base Address Remap | 178 | |------------|---------------------------------------------------|-----| | Table 206: | BootCSn Base Address Remap | 178 | | Table 207: | P2P Mem0 Base Address Remap (Low) | 178 | | Table 208: | P2P Mem0 Base Address Remap (High) | 178 | | Table 209: | P2P I/O Base Address Remap | 178 | | Table 210: | Expansion ROM Base Address Remap Offset: 0x30F38 | 179 | | Table 211: | DRAM BAR Bank Select | 179 | | Table 212: | PCI Address Decode Control | 179 | | Table 213: | PCI DLL Control Offset: 0x31D20 | 180 | | Table 214: | PCI/MPP Pads Calibration | 181 | | Table 215: | PCI Command | 182 | | Table 216: | PCI ModeOffset: 0x30D00 | 184 | | Table 217: | PCI Retry Offset: 0x30C04 | 185 | | Table 218: | PCI Discard Timer | 185 | | Table 219: | MSI Trigger Timer<br>Offset: 0x30C38 | 186 | | Table 220: | PCI Arbiter Control | 186 | | Table 221: | PCI P2P Configuration | 187 | | Table 222: | PCI Access Control Base 0 (Low) | 187 | | Table 223: | PCI Access Control Base 0 (High) | 188 | | Table 224: | PCI Access Control Size 0 | 188 | | Table 225: | PCI Access Control Base 1 (Low) | 189 | | Table 226: | PCI Access Control Base 1 (High) Offset: 0x31E14 | 189 | | Table 227: | PCI Access Control Size 1 Offset: 0x31E18 | 190 | | Table 228: | PCI Access Control Base 2 (Low) | 190 | | Table 229: | PCI Access Control Base 2 (High) | 190 | |------------|----------------------------------------------------------------------------------|-----| | Table 230: | PCI Access Control Size 2 Offset: 0x31E28 | 190 | | Table 231: | PCI Access Control Base 3 (Low)<br>Offset: 0x31E30 | 190 | | Table 232: | PCI Access Control Base 3 (High) | 191 | | Table 233: | PCI Access Control Size 3 Offset: 0x31E38 | 191 | | Table 234: | PCI Access Control Base 4 (Low) | 191 | | Table 235: | PCI Access Control Base 4 (High) | 191 | | Table 236: | PCI Access Control Size 4 Offset: 0x31E48 | 191 | | Table 237: | PCI Access Control Base 5 (Low)<br>Offset: 0x31E50 | 192 | | Table 238: | PCI Access Control Base 5 (High) | 192 | | Table 239: | PCI Access Control Size 5 Offset: 0x31E58 | 192 | | Table 240: | PCI Configuration Address Offset: 0x30C78 | 192 | | Table 241: | PCI Configuration Data Offset: 0x30C7C | 193 | | Table 242: | PCI Interrupt Acknowledge Offset: 0x30C34 | 193 | | Table 243: | PCI SERRn Mask<br>Offset: 0x30C28 | 194 | | Table 244: | PCI Interrupt Cause Offset: 0x31D58 | 195 | | Table 245: | PCI Interrupt Mask Offset: 0x31D5C | 196 | | Table 246: | PCI Error Address (Low) | 197 | | Table 247: | PCI Error Address (High) | 197 | | Table 248: | PCI Error Command<br>Offset: 0x31D50 | 197 | | Table 249: | PCI Device and Vendor ID Offset: 0x00 | 198 | | Table 250: | PCI Status and Command Offset: 0x04 | 198 | | Table 251: | PCI Class Code and Revision ID | 200 | | Table 252: | PCI BIST, Header Type/Initial Value, Latency Timer, and Cache Line Offset: 0x0C | 200 | | Table 253: | PCI CSn[0] Base Address (Low) | 201 | |------------|-----------------------------------------------------------------------|-----| | Table 254: | PCI CSn[0] Base Address (High) Offset: 0x14 | 201 | | Table 255: | PCI CSn[1] Base Address (Low) Offset: 0x18 | 202 | | Table 256: | PCI CSn[1] Base Address (High) Offset: 0x1C | 202 | | Table 257: | PCI Internal Registers Memory Mapped Base Address (Low) Offset: 0x20 | 202 | | Table 258: | PCI Internal Registers Memory Mapped Base Address (High) | 202 | | Table 259: | PCI Subsystem Device and Vendor ID Offset: 0x2C | 203 | | Table 260: | PCI Expansion ROM Base Address Register | 203 | | Table 261: | PCI Capability List Pointer Register Offset: 0x34 | 203 | | Table 262: | PCI Interrupt Pin and Line | 203 | | Table 263: | PCI Power Management | 204 | | Table 264: | PCI Power Management Control and Status Offset: 0x44 | 205 | | Table 265: | PCI VPD Address | 205 | | Table 266: | PCI VPD Data<br>Offset: 0x4C | 206 | | Table 267: | PCI MSI Message Control Offset: 0x50 | 206 | | Table 268: | PCI MSI Message Address Offset: 0x54 | 207 | | Table 269: | PCI MSI Message Upper Address<br>Offset: 0x58 | 207 | | Table 270: | PCI Message Data Offset: 0x5C | 207 | | Table 271: | CompactPCI HotSwap Offset: 0x68 | 208 | | Table 272: | PCI CSn[2] Base Address (Low) Offset: 0x10 | 208 | | Table 273: | PCI CSn[2] Base Address (High) Offset: 0x14 | 209 | | Table 274: | PCI CSn[3] Base Address (Low) Offset: 0x18 | 209 | | Table 275: | PCI CSn[3] Base Address (High) Offset: 0x1C | 209 | | Table 276: | PCI DevCS[0] Base Address (Low)<br>Offset: 0x10 | 209 | | Table 277: | PCI DevCSn[0] Base Address (High) Offset: 0x14 | 210 | |-----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Table 278: | PCI DevCSn[1] Base Address (Low) | 210 | | Table 279: | PCI DevCSn[1] Base Address (High) Offset: 0x1C | 210 | | Table 280: | PCI DevCSn[2] Base Address (Low) | 210 | | Table 281: | PCI DevCSn[2] Base Address (High)<br>Offset: 0x24 | 210 | | Table 282: | PCI BootCS Base Address (Low) | 211 | | Table 283: | PCI BootCSn Base Address (High) Offset: 0x1C | 211 | | Table 284: | PCI P2P Mem0 Base Address (Low) | 211 | | Table 285: | PCI P2P Mem0 Base Address (High) Offset: 0x14 | 211 | | Table 286: | PCI P2P I/O Base Address Offset: 0x20 | 211 | | Table 287: | PCI Internal Registers I/O Mapped Base Address | 212 | | A.8 | Serial-ATA Host Controller (SATAHC) Registers | 213 | | Table 294: | SATAHC Configuration Register | 218 | | | | | | Table 295: | SATAHC Request Queue Out-Pointer Register | 218 | | | SATAHC Request Queue Out-Pointer Register | | | Table 296: | SATAHC Request Queue Out-Pointer Register Offset: 0x80004 SATAHC Response Queue In-Pointer Register | 219 | | Table 296:<br>Table 297: | SATAHC Request Queue Out-Pointer Register Offset: 0x80004 SATAHC Response Queue In-Pointer Register Offset: 0x80008 SATAHC Interrupt Coalescing Threshold Register | 219 | | Table 296:<br>Table 297:<br>Table 298: | SATAHC Request Queue Out-Pointer Register | 219<br>219<br>220 | | Table 296: Table 297: Table 298: Table 299: | SATAHC Request Queue Out-Pointer Register | 219<br>219<br>220 | | Table 296: Table 297: Table 298: Table 299: Table 300: | SATAHC Request Queue Out-Pointer Register Offset: 0x80004 SATAHC Response Queue In-Pointer Register Offset: 0x80008 SATAHC Interrupt Coalescing Threshold Register Offset: 0x8000C SATAHC Interrupt Time Threshold Register Offset: 0x80010 SATAHC Interrupt Cause Register Offset: 0x80014 Reserved Register | 219 219 220 222 | | Table 296: Table 297: Table 298: Table 299: Table 300: Table 301: | SATAHC Request Queue Out-Pointer Register Offset: 0x80004 SATAHC Response Queue In-Pointer Register Offset: 0x80008 SATAHC Interrupt Coalescing Threshold Register Offset: 0x8000C SATAHC Interrupt Time Threshold Register Offset: 0x80010 SATAHC Interrupt Cause Register Offset: 0x80014 Reserved Register Offset: 0x80018 SATAHC Main Interrupt Cause Register | 219 219 220 220 222 | | Table 296: Table 297: Table 298: Table 299: Table 300: Table 301: Table 302: | SATAHC Request Queue Out-Pointer Register | 219 219 220 220 222 222 | | Table 296: Table 297: Table 298: Table 299: Table 300: Table 301: Table 302: Table 303: | SATAHC Request Queue Out-Pointer Register Offset: 0x80004 SATAHC Response Queue In-Pointer Register Offset: 0x80008 SATAHC Interrupt Coalescing Threshold Register Offset: 0x8000C SATAHC Interrupt Time Threshold Register Offset: 0x80010 SATAHC Interrupt Cause Register Offset: 0x80014 Reserved Register Offset: 0x80018 SATAHC Main Interrupt Cause Register Offset: 0x80020 SATAHC Main Interrupt Mask Register Offset: 0x80024 Window0 Control Register | 219 219 220 222 222 223 | | Table 306: | Window1 Base Register Offset: 0x80044 | 224 | |------------|-------------------------------------------------------------------------|-----| | Table 307: | Window2 Control Register | 225 | | Table 308: | Window2 Base Register Offset: 0x80054 | 225 | | Table 309: | Window3 Control Register Offset: 0x80060 | 225 | | Table 310: | Window3 Base Register Offset: 0x80064 | 226 | | Table 311: | EDMA Configuration Register | 226 | | Table 312: | EDMA Timer Register Offset: Port 0: 0x82004, Port 1: 0x84004 | 230 | | Table 313: | EDMA Interrupt Error Cause Register | 230 | | Table 314: | EDMA Interrupt Error Mask Register | 233 | | Table 315: | EDMA Request Queue Base Address High Register | 233 | | Table 316: | EDMA Request Queue In-Pointer Register | 233 | | Table 317: | EDMA Request Queue Out-Pointer Register | 234 | | Table 318: | EDMA Response Queue Base Address High Register | 234 | | Table 319: | EDMA Response Queue In-Pointer Register | 234 | | Table 320: | EDMA Response Queue Out-Pointer Register | 235 | | Table 321: | EDMA Command Register | 236 | | Table 322: | EDMA Test Control Register | 237 | | Table 323: | EDMA Status Register Offset: Port 0: 0x82030, Port 1: 0x84030 | 238 | | Table 324: | EDMA IORdy Timeout Register<br>Offset: Port 0: 0x82034, Port 1: 0x84034 | 239 | | Table 325: | EDMA Command Delay Threshold Register | 239 | | Table 326: | EDMA Halt Conditions Register | 239 | | Table 327: | EDMA NCQ0 Done/TCQ0 Outstanding Status Register | 240 | | Table 328: | EDMA NCQ1 Done/TCQ1 Outstanding Status Register | 240 | | Table 329: | EDMA NCQ2 Done/TCQ2 Outstanding Status Register | 240 | | Table 330: | EDMA NCQ3 Done/TCQ3 Outstanding Status Register | 241 | |------------|---------------------------------------------------------------------------------------|-----| | Table 331: | Basic DMA Command Register | 241 | | Table 332: | Basic DMA Status Register Offset: Port 0: 0x82228, Port 1: 0x84228 | 243 | | Table 333: | Descriptor Table Low Base Address Register | 244 | | Table 334: | Descriptor Table High Base Address Register Offset: Port 0: 0x82230, Port 1: 0x84230 | 244 | | Table 335: | Data Region Low Address Register | 245 | | Table 336: | Data Region High Address Register Offset: Port 0: 0x82238, Port 1: 0x84238 | 245 | | Table 337: | SStatus Register | 246 | | Table 338: | SError Register | 246 | | Table 339: | SError Interrupt Mask Register | 248 | | Table 340: | SControl Register | 248 | | Table 341: | LTMode RegisterOffset: Port 0: 0x8230C, Port 1: 0x8430C | 249 | | Table 342: | PHY Mode 3 Register | 250 | | Table 343: | PHY Mode 4 Register | 251 | | Table 344: | PHY Mode 1 Register Offset: Port 0: 0x8232C, Port 1: 0x8432C | 252 | | Table 345: | PHY Mode 2 Register | 252 | | Table 346: | BIST Control Register | 253 | | Table 347: | BIST-DW1 Register | 254 | | Table 348: | BIST-DW2 Register | 254 | | Table 349: | Serial-ATA Interface Configuration Register | 254 | | Table 350: | Serial-ATA Interface Control Register | 256 | | Table 351: | Serial-ATA Interface Test Control Register | 258 | | Table 352: | Serial-ATA Interface Status Register | 259 | | Table 353: | Vendor Unique Register | 261 | | Table 354: | FIS Configuration Register | 262 | |------------|----------------------------------------------------------------------|-----| | Table 355: | FIS Interrupt Cause Register | 263 | | | Offset: Port 0: 0x82364, Port 1: 0x84364 | | | Table 356: | FIS Interrupt Mask Register Offset: Port 0: 0x82368, Port 1: 0x84368 | 265 | | Table 357: | FIS DW0 Register | 265 | | Table 358: | FIS DW1 Register | 265 | | Table 359: | FIS DW2 Register | 266 | | Table 360: | FIS DW3 Register | 266 | | Table 361: | FIS DW4 Register | 266 | | Table 362: | FIS DW5 Register | 266 | | Table 363: | FIS DW6 Register | 266 | | A.9 | Gigabit Ethernet Controller Registers | 267 | | Table 365: | PHY Address | 270 | | Table 366: | SMI | 270 | | Table 367: | Ethernet Unit Default Address (EUDA) | 271 | | Table 368: | Ethernet Unit Default ID (EUDID) | 271 | | Table 369: | Ethernet Unit Reserved (EU) | 271 | | Table 370: | Ethernet Unit Interrupt Cause (EUIC) | 272 | | Table 371: | Ethernet Unit Interrupt Mask (EUIM) | 273 | | Table 372: | Ethernet Unit Error Address (EUEA) | 273 | | Table 373: | Ethernet Unit Internal Address Error (EUIAE) | 273 | | Table 374: | Ethernet Unit Port Pads Calibration (EUPCR) | 273 | | Table 375: | Ethernet Unit Control (EUC) | 274 | | Table 376: | Base Address | 275 | | Table 377: | Size (S) | 275 | | Table 378: | High Address Remap (HA) | 276 | |------------|---------------------------------------------------------------------------------|-----| | Table 379: | Base Address Enable (BARE) | 276 | | Table 380: | Ethernet Port Access Protect (EPAP) | 276 | | Table 381: | Port Configuration (PxC) | 277 | | Table 382: | Port Configuration Extend (PxCX) | 278 | | Table 383: | MII Serial Parameters | 279 | | Table 384: | GMII Serial Parameters<br>Offset: 0x7240C | 280 | | Table 385: | VLAN EtherType (EVLANE)<br>Offset: 0x72410 | 280 | | Table 386: | MAC Address Low (MACAL) | 280 | | Table 387: | MAC Address High (MACAH) | 280 | | Table 388: | SDMA Configuration (SDC) | 281 | | Table 389: | IP Differentiated Services CodePoint 0 to Priority (DSCP0) | 282 | | Table 390: | IP Differentiated Services CodePoint 1 to Priority (DSCP1) | 283 | | Table 391: | IP Differentiated Services CodePoint 2 to Priority (DSCP2, DSCP3, DSCP4, DSCP5) | 283 | | Table 392: | IP Differentiated Services CodePoint 6 to Priority (DSCP6) | 283 | | Table 393: | Port Serial Control (PSC) | 284 | | Table 394: | VLAN Priority Tag to Priority (VPT2P) | 287 | | Table 395: | Ethernet Port Status (PS) | 287 | | Table 396: | Transmit Queue Command (TQC) | 289 | | Table 397: | Maximum Transmit Unit (MTU) | 290 | | Table 398: | Port Interrupt Cause (IC) | 290 | | Table 399: | Port Interrupt Cause Extend (ICE) | 292 | | Table 400: | Port Interrupt Mask (PIM) | 294 | | Table 401: | Port Extend Interrupt Mask (PEIM) | 294 | | Table 402: | Port Rx FIFO Urgent Threshold (PRFUT) | 294 | |------------|--------------------------------------------------------------------------------|-----| | Table 403: | Port Tx FIFO Urgent Threshold (PTFUT) | 294 | | Table 404: | Port Rx Minimal Frame Size (PMFS) | 295 | | Table 405: | Port Rx Discard Frame Counter (PxDFC) | 295 | | Table 406: | Port Overrun Frame Counter (POFC) | 296 | | Table 407: | Port Internal Address Error (EUIAE) | 296 | | Table 408: | Ethernet Current Receive Descriptor Pointers (CRDP) | 296 | | Table 409: | Receive Queue Command (RQC) | 297 | | Table 410: | Transmit Current Served Descriptor Pointer | 298 | | Table 411: | Transmit Current Queue Descriptor Pointer (TCQDP) | 298 | | Table 412: | Transmit Queue Token-Bucket Counter (TQxTBC) | 298 | | Table 413: | Transmit Queue Token Bucket Configuration (TQxTBC) | 298 | | Table 414: | Transmit Queue Arbiter Configuration (TQxAC) | 299 | | Table 415: | Destination Address Filter Special Multicast Table (DFSMT) | 299 | | Table 416: | Destination Address Filter Other Multicast Table (DFUT) | 300 | | Table 417: | Destination Address Filter Unicast Table (DFUT) | 301 | | Table 418: | MAC MIB Counters Offset: 0x73000–0x7307C | 302 | | A.10 | USB 2.0 Registers | 305 | | Table 422: | USB 2.0 Bridge Control Register<br>Offset: Port0: 0x50300, Port1: 0xA0300 | 307 | | Table 423: | USB 2.0 Bridge Interrupt Cause Register Offset: Port0: 0x50310, Port1: 0xA0310 | 307 | | Table 424: | USB 2.0 Bridge Interrupt Mask Register | 308 | | Table 425: | USB 2.0 Bridge Error Address Register | 308 | | Table 426: | USB 2.0 Window0 Control Register | 309 | | Table 427: | USB 2.0 Window0 Base Register Offset: Port0: 0x50324, Port1: 0xA0324 | 309 | |------------|----------------------------------------------------------------------------|-----| | Table 428: | USB 2.0 Window1 Control Register<br>Offset: Port0: 0x50330, Port1: 0xA0330 | 309 | | Table 429: | USB 2.0 Window1 Base Register Offset: Port0: 0x50334, Port1: 0xA0334 | 310 | | Table 430: | USB 2.0 Window2 Control Register<br>Offset: Port0: 0x50340, Port1: 0xA0340 | 310 | | Table 431: | USB 2.0 Window2 Base Register Offset: Port0: 0x50344, Port1: 0xA0344 | 311 | | Table 432: | USB 2.0 Window3 Control Register Offset: Port0: 0x50350, Port1: 0xA0350 | 311 | | Table 433: | USB 2.0 Window3 Base Register Offset: Port0: 0x50354, Port1: 0xA0354 | 311 | | Table 434: | USB 2.0 Power Control Register Offset: Port0: 0x50400, Port1: 0xA0400 | 312 | | A.11 | Cryptographic Engine and Security Accelerator Registers | 314 | | Table 436: | DES Data Out Low Register | 316 | | Table 437: | DES Data Out High Register Offset: 0x9DD7C | 316 | | Table 438: | DES Data Buffer Low Register | 316 | | Table 439: | DES Data Buffer High Register Offset: 0x9DD74 | 316 | | Table 440: | DES Initial Value Low Register | 316 | | Table 441: | DES Initial Value High Register | 317 | | Table 442: | DES Key0 Low Register Offset: 0x9DD48 | 317 | | Table 443: | DES Key0 High RegisterOffset: 0x9DD4C | 317 | | Table 444: | DES Key1 Low Register Offset: 0x9DD50 | 317 | | Table 445: | DES Key1 High Register<br>Offset: 0x9DD54 | 317 | | Table 446: | DES Key2 Low Register Offset: 0x9DD60 | 318 | | Table 447: | DES Key2 High RegisterOffset: 0x9DD64 | 318 | | Table 448: | DES Command Register Offset: 0x9DD58 | 318 | | Table 449: | SHA-1/MD5 Data In Register | 319 | | Table 450: | SHA-1/MD5 Bit Count Low Register Offset: 0x9DD20 | 319 | | Table 451: | SHA-1/MD5 Bit Count High Register | 319 | |------------|--------------------------------------------------------------|-----| | Table 452: | SHA-1/MD5 Initial Value/Digest A Register | 320 | | Table 453: | SHA-1/MD5 Initial Value/Digest B Register | 320 | | Table 454: | SHA-1/MD5 Initial Value/Digest C Register | 320 | | Table 455: | SHA-1/MD5 Initial Value/Digest D Register | 320 | | Table 456: | SHA-1 Initial Value/Digest E Register | 320 | | Table 457: | SHA-1/MD5 Authentication Command Register | 321 | | Table 458: | AES Encryption Data In/Out Column 3 Register Offset: 0x9DDA0 | 322 | | Table 459: | AES Encryption Data In/Out Column 2 Register Offset: 0x9DDA4 | 322 | | Table 460: | AES Encryption Data In/Out Column 1 Register Offset: 0x9DDA8 | 323 | | Table 461: | AES Encryption Data In/Out Column 0 Register Offset: 0x9DDAC | 323 | | Table 462: | AES Encryption Key Column 3 Register | 323 | | Table 463: | AES Encryption Key Column 2 Register Offset: 0x9DD94 | 323 | | Table 464: | AES Encryption Key Column 1 Register Offset: 0x9DD98 | 324 | | Table 465: | AES Encryption Key Column 0 Register Offset: 0x9DD9C | 324 | | Table 466: | AES Encryption Key Column 7 Register | 324 | | Table 467: | AES Encryption Key Column 6 Register | 324 | | Table 468: | AES Encryption Key Column 5 Register | 325 | | Table 469: | AES Encryption Key Column 4 Register Offset: 0x9DD8C | 325 | | Table 470: | AES Encryption Command Register | 325 | | Table 471: | AES Decryption Data In/Out Column 3 Register Offset: 0x9DDE0 | 326 | | Table 472: | AES Decryption Data In/Out Column 2 Register Offset: 0x9DDE4 | 326 | | Table 473: | AES Decryption Data In/Out Column 1 Register | 326 | | Table 474: | AES Decryption Data In/Out Column 0 Register | 326 | | Table 475: | AES Decryption Key Column 3 Register | . 327 | |------------|-----------------------------------------------------------------------------|-------| | Table 476: | AES Decryption Key Column 2 Register | . 327 | | Table 477: | AES Decryption Key Column 1 Register | . 327 | | Table 478: | AES Decryption Key Column 0 Register | . 327 | | Table 479: | AES Decryption Key Column 7 Register | . 328 | | Table 480: | AES Decryption Key Column 6 Register | . 328 | | Table 481: | AES Decryption Key Column 5 Register | . 328 | | | AES Decryption Key Column 4 Register | | | Table 483: | AES Decryption Command Register Offset: 0x9DDF0 | . 329 | | Table 484: | Security Accelerator Command Register | . 329 | | Table 485: | Security Accelerator Descriptor Pointer Session 0 Register Offset: 0x9DE04 | . 330 | | Table 486: | Security Accelerator Descriptor Pointer Session 1 Register Offset: 0x9DE14 | . 330 | | Table 487: | Security Accelerator Configuration Register | . 331 | | Table 488: | Security Accelerator Status Register | . 331 | | Table 489: | Cryptographic Engines and Security Accelerator Interrupt Cause Register | . 332 | | Table 490: | Cryptographic Engines and Security Accelerator Interrupt Mask Register | . 334 | | A.12 | Two-Wire Serial Interface (TWSI) Registers | 335 | | Table 492: | TWSI Slave Address | . 335 | | Table 493: | TWSI Extended Slave Address | . 335 | | Table 494: | TWSI Data<br>Offset: 0x11004 | . 336 | | Table 495: | TWSI Control | . 336 | | Table 496: | TWSI Status Offset: 0x1100C | . 338 | | Table 497: | TWSI Baud Rate Offset: 0x1100C | . 339 | | Table 498: | TWSI Soft Reset | . 339 | | A.13 | UART Interface Registers | 340 | |------------|-----------------------------------------------------------------------------|-----| | Table 500: | Receive Buffer Register (RBR) | 341 | | Table 501: | Transmit Holding Register (THR) | 341 | | Table 502: | Divisor Latch Low (DLL) Register | 342 | | Table 503: | Interrupt Enable Register (IER) | 342 | | Table 504: | Divisor Latch High (DLH) Register Offset: UART 0: 0x12004, UART 1: 0x12104 | 343 | | Table 505: | Interrupt Identity Register (IIR) | 343 | | Table 506: | FIFO Control Register (FCR) | 343 | | Table 507: | Line Control Register (LCR) | 344 | | Table 508: | Modem Control Register (MCR) | 345 | | Table 509: | Line Status Register (LSR) | 346 | | Table 510: | Modem Status Register (MSR) | 347 | | Table 511: | Scratch Pad Register (SCR) | 347 | | A.14 | Device Controller Registers | 348 | | Table 513: | Device Bank0 Parameters Register Offset: 0x1045C | 348 | | Table 514: | Device Bank1 Parameters Register | 349 | | Table 515: | Device Bank2 Parameters Register | 350 | | Table 516: | Boot Device Parameters Register | 350 | | Table 517: | NAND Flash Control Register | 350 | | Table 518: | Device Interface Control | 351 | | Table 519: | Device Interrupt Cause | 352 | | Table 520: | Device Interrupt Mask Register | 352 | | A.15 | IDMA Controller Interface Registers | 353 | | Table 525: | Channel IDMA Byte Count Register | 354 | | Table 526: | Channel IDMA Source Address Register | 355 | | Table 527: | Channel IDMA Destination Address Register | 355 | |------------|---------------------------------------------------|-------| | Table 528: | Channel Next Descriptor Pointer Register | 355 | | Table 529: | Channel Current Descriptor Pointer Register | 355 | | Table 530: | Base Address Register x | 356 | | Table 531: | Size Register x | 356 | | Table 532: | High Address Remap x Register | 356 | | Table 533: | Base Address Enable Register | 357 | | Table 534: | Channelx Access Protect Register | 357 | | Table 535: | Channel Control (Low) Register | 358 | | Table 536: | Channel Control (High) Register | 360 | | Table 537: | Interrupt Cause Register | 360 | | Table 538: | Interrupt Mask Register | 361 | | Table 539: | Error Address Register | 362 | | Table 540: | Error Select Register | 363 | | A.16 | XOR Engine Registers | . 364 | | Table 542: | XOR Engine Channel Arbiter (XECHAR) | 366 | | Table 543: | XOR Engine [01] Configuration (XExCR) | 366 | | Table 544: | XOR Engine [01] Activation (XExACTR) | 368 | | Table 545: | XOR Engine Interrupt Cause (XEICR) | 369 | | Table 546: | XOR Engine Interrupt Mask (XEIMR) | 370 | | Table 547: | XOR Engine Error Cause (XEECR) | 371 | | Table 548: | XOR Engine Error Address (XEEAR) | 371 | | Table 549: | XOR Engine [01] Next Descriptor Pointer (XExNDPR) | 372 | | Table 550: | XOR Engine [01] Current Descriptor Pointer (XExCDPR) | 372 | |------------|------------------------------------------------------|-----| | Table 551: | XOR Engine [01] Byte Count (XExBCR) | 372 | | Table 552: | XOR Engine [01] Window Control (XExWCR) | 372 | | Table 553: | XOR Engine Base Address (XEBARx) | 374 | | Table 554: | XOR Engine Size Mask (XESMRx) | 374 | | Table 555: | XOR Engine High Address Remap (XEHARRx) | 374 | | Table 556: | XOR Engine [01] Address Override Control (XExAOCR) | 375 | | Table 557: | XOR Engine [01] Destination Pointer (XExDPR0) | 377 | | Table 558: | XOR Engine[01] Block Size (XExBSR) | 377 | | Table 559: | XOR Engine Timer Mode Control (XETMCR) | 377 | | Table 560: | XOR Engine Timer Mode Initial Value (XETMIVR) | 378 | | Table 561: | XOR Engine Timer Mode Current Value (XETMCVR) | 378 | | Table 562: | XOR Engine Initial Value Low (XEIVRL) | 378 | | Table 563: | XOR Engine Initial Value High (XEIVRH) | 379 | | A.17 | General Purpose Port Registers | 380 | | Table 565: | GPIO Data Out Register | 380 | | Table 566: | GPIO Data Out Enable Control Register | 380 | | Table 567: | GPIO Blink Enable Register | 381 | | Table 568: | GPIO Data In Polarity Register | 381 | | Table 569: | GPIO Data In Register | 381 | | Table 570: | GPIO Interrupt Cause Register | 382 | | Table 571: | GPIO Interrupt Mask Register | 382 | | Table 572: | GPIO Interrupt Level Mask Register | 382 | | A.18 | Pins Multiplexing Interface Registers | 384 | |------------|----------------------------------------|-----| | Table 574: | MPP Control 0 Register Offset: 0x10000 | 384 | | Table 575: | MPP Control 1 Register Offset: 0x10004 | 385 | | Table 576: | MPP Control 2 Register Offset: 0x10050 | 385 | | Table 577: | Device Multiplex Control Register | 386 | | Table 578: | Sample at Reset Register | 387 | # Appendix A. 88F5182 Register Set This appendix provides full definitions for the 88F5182 registers. ## A.1 Register Description All registers are 32-bits wide [31:0]. The 88F5182 registers use the PCI Byte Ordering (Little Endian) in which the Most Significant Byte (MSB) of a multi-byte expression is located in the highest address. The bits within a given byte are always ordered so that Bit [7] is the Most Significant Bit (MSb) and Bit [0] is the Least Significant Bit (LSb). ## A.2 Register Types The 88F5182 registers are made up of up to 32-bit fields, where each field is associated with one or more bits. Each of these register fields have a unique programming functionality and their operation is defined by the field's type. The following list describes the function of each type: | Type | Description | |------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RES | Reserved for future use. All reserved bits are read as zero unless otherwise noted. | | RO | Read Only. Writing to this type of field may cause unpredictable results. | | ROC | Read Only Clear. After read, the register field is cleared to zero. Writing to this type of field may cause unpredictable results. | | RW | Read and Write with initial value indicated. | | RW0 | Read and Write 0. | | RW1 | Read and Write 1. | | RWC | Read/Write Clear on Read. All bits are readable and writable. After reset or after the register is read, the register field is cleared to zero. | | SC | Self-Clear. Writing a one to this register causes the desired function to be immediately executed, then the register field is cleared to zero when the function is complete. | | WO | Write only | ## A.3 Internal Registers Address Map 88F5182 Internal registers reside in 1-MByte address space distributed into 64-KByte segments among the various 88F5182 modules as indicated in Table 32. Table 32: 88F5182 Internal Registers Address Map | Unit ID | Unit Name Address Space Size | | Address Range | Address Range in<br>Hexadecimal | |---------|------------------------------------------------------------|----------|---------------|---------------------------------| | 0 | DDR registers | 64 KByte | 0–64K | 0x00000-0x0FFFF | | 1 | Device Bus registers | 64 KByte | 64K-128K | 0x10000-0x1FFFF | | 2 | Local to System Bridge registers | 64 KByte | 128K–192K | 0x20000-0x2FFFF | | 3 | PCI register | 64 KByte | 192K–256K | 0x30000-0x3FFFF | | 4 | PCI Express registers | 64 KByte | 256K-320K | 0x40000-0x4FFFF | | 5 | USB registers Port 0 | 64 KByte | 320K-384K | 0x50000-0x5FFFF | | 6 | IDMA registers and XOR registers | 64 KByte | 384K-448K | 0x60000-0x6FFFF | | 7 | Gigabit Ethernet registers | 64 KByte | 448K-512K | 0x70000-0x7FFFF | | 8 | SATA registers | 64 KByte | 512K-576K | 0x80000-0x8FFFF | | 9 | Cryptographic Engine and<br>Security Accelerator registers | 64 KByte | 576K-640K | 0x90000-0x9FFFF | | Α | USB Registers Port 1 | 64 KByte | 640K-704K | 0xA0000-0xAFFFF | | B–F | Reserved | - | 704K–1024K | 0xB0000-0xFFFFF | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 89 Document Classification: Proprietary June 25, 2007, Preliminary # A.4 Local to System Bridge Registers Table 33: CPU Register Map | Register Name | Offset | Table Number and<br>Page Number | | |--------------------------------------------------|---------|---------------------------------|--| | CPU Address Map Registers | - | - | | | Window0 Control Register | 0x20000 | Table 34, p.91 | | | Window0 Base Register | 0x20004 | Table 35, p.92 | | | Window0 Remap Low Register | 0x20008 | Table 36, p.92 | | | Window0 Remap High Register | 0x2000C | Table 37, p.92 | | | Window1 Control Register | 0x20010 | Table 38, p.92 | | | Window1 Base Register | 0x20014 | Table 39, p.93 | | | Window1 Remap Low Register | 0x20018 | Table 40, p.93 | | | Window1 Remap High Register | 0x2001C | Table 41, p.93 | | | Window2 Control Register | 0x20020 | Table 42, p.94 | | | Window2 Base Register | 0x20024 | Table 43, p.94 | | | Window3 Control Register | 0x20030 | Table 44, p.94 | | | Window3 Base Register | 0x20034 | Table 45, p.95 | | | Window4 Control Register | 0x20040 | Table 46, p.95 | | | Window4 Base Register | 0x20044 | Table 47, p.95 | | | Window5 Control Register | 0x20050 | Table 48, p.96 | | | Window5 Base Register | 0x20054 | Table 49, p.96 | | | Window6 Control Register | 0x20060 | Table 50, p.96 | | | Window6 Base Register | 0x20064 | Table 51, p.97 | | | Window7 Control Register | 0x20070 | Table 52, p.97 | | | Window7 Base Register | 0x20074 | Table 53, p.98 | | | 88F5182 Internal Registers Base Address Register | 0x20080 | Table 54, p.98 | | | CPU Control and Status Registers | | • | | | CPU Configuration Register | 0x20100 | Table 55, p.99 | | | CPU Control and Status Register | 0x20104 | Table 56, p.100 | | | RSTOUTn Mask Register | 0x20108 | Table 57, p.100 | | | System Soft Reset Register | 0x2010C | Table 58, p.101 | | | Local to System Bridge Interrupt Cause Register | 0x20110 | Table 59, p.101 | | | Local to System Bridge Interrupt Mask Register | 0x20114 | Table 60, p.101 | | | Main Interrupt Controller Registers | | · | | | Main Interrupt Cause Register | 0x20200 | Table 61, p.102 | | | Main IRQ Interrupt Mask Register | 0x20204 | Table 62, p.104 | | | Main FIQ Interrupt Mask Register | 0x20208 | Table 63, p.104 | | | Endpoint Interrupt Mask Register | 0x2020C | Table 64, p.104 | | Table 33: CPU Register Map (Continued) | Register Name | Offset | Table Number and Page Number | |------------------------------------|---------|------------------------------| | CPU Timers Registers | | | | CPU Timers Control Register | 0x20300 | Table 65, p.105 | | CPU Timer0 Reload Register | 0x20310 | Table 66, p.105 | | CPU Timer 0 Register | 0x20314 | Table 67, p.106 | | CPU Timer1 Reload Register | 0x20318 | Table 67, p.106 | | CPU Timer 1 Register | 0x2031C | Table 68, p.106 | | CPU Watchdog Timer Reload Register | 0x20320 | Table 70, p.106 | | CPU Watchdog Timer Register | 0x20324 | Table 71, p.107 | | CPU Doorbell Registers | · | | | Host-to-CPU Doorbell Register | 0x20400 | Table 72, p.107 | | Host-to-CPU Doorbell Mask Register | 0x20404 | Table 73, p.107 | | CPU-to-Host Doorbell Register | 0x20408 | Table 74, p.108 | | CPU-to-Host Doorbell Mask Register | 0x2040C | Table 75, p.108 | #### **CPU Address Map Registers A.4.1** Table 34: Window0 Control Register Offset: 0x20000 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window0 Enable 0 = Disabled: Window is disabled. 1 = Enabled: Window is enabled. | | 3:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x4 | Specifies the target interface associated with this window. See Section 2.10 "Default Address Map" on page 14. NOTE: Do not configure this field to the SDRAM Controller. | | 15:8 | Attr | RW<br>0x59 | Specifies the target interface attributes associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 31:16 | Size | RW<br>0x1FFF | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window in 64 KByte granularity (e.g., a value of 0x00FF specifies 256 = 16 MByte). NOTE: A value of 0x0 specifies 64-KByte size. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 91 Document Classification: Proprietary Table 35: Window0 Base Register Offset: 0x20004 **NOTE:** If the remap function for this register is not used, the <Remap> field in the Window0 Remap Low Register must be set to same value as the <Base> field in this register! | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x8000 | Base Address Used with the <size> field to set the address window size and location. Corresponds to transaction address[31:16].</size> | # Table 36: Window0 Remap Low Register Offset: 0x20008 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x8000 | Remap Address Used with the <size> field to specifies address bits[31:0] to be driven to the target interface.</size> | # Table 37: Window0 Remap High Register Offset: 0x2000C | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-----------------------------------------------------------------------------------| | 31:0 | RemapHigh | RW<br>0x0 | Remap Address Specifies address bits[63:32] to be driven to the target interface. | # Table 38: Window1 Control Register Offset: 0x20010 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window1 Enable. See the Window0 Control Register (Table 34 p. 91). | | 3:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x3 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | # Table 38: Window1 Control Register (Continued) Offset: 0x20010 **Bits** Field Type/ Description InitVal 15:8 Attr RW Target specific attributes depending on the target interface. See the Window0 Control Register (Table 34 p. 91). 0x59 31:16 Size RW Window Size 0x1FFF See the Window0 Control Register (Table 34 p. 91). # Table 39: Window1 Base Register Offset: 0x20014 **NOTE:** If the remap function for this register is not used, the <Remap> field in the Window1 Remap Low Register must be set to same value as the <Base> field in this register! | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xA000 | Base Address See the Window0 Base Register. | # Table 40: Window1 Remap Low Register Offset: 0x20018 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0xA000 | Remap Address<br>See the Window0 Remap Low Register. | # Table 41: Window1 Remap High Register Offset: 0x2001C | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|----------------------------------------------------| | 31:0 | RemapHigh | RW<br>0x0 | Remap Address See the Window0 Remap High Register. | Doc. No. MV-S400130-00 Rev. 0.5Copyright © 2007 MarvellPage 93Document Classification: ProprietaryJune 25, 2007, Preliminary Table 42: Window2 Control Register Offset: 0x20020 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window2 Enable<br>See the Window0 Control Register (Table 34 p. 91). | | 3:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x4 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | | 15:8 | Attr | RW<br>0x51 | Target specific attributes depending on the target interface. See the Window0 Control Register (Table 34 p. 91). | | 31:16 | Size | RW<br>0x0 | Window Size<br>See the Window0 Control Register (Table 34 p. 91). | Table 43: Window2 Base Register Offset: 0x20024 NOTE: | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xC000 | Base Address<br>See the Window0 Base Register. | Table 44: Window3 Control Register Offset: 0x20030 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window3 Enable<br>See the Window0 Control Register (Table 34 p. 91). | | 3:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x3 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | | 15:8 | Attr | RW<br>0x51 | Target specific attributes depending on the target interface.<br>See the Window0 Control Register (Table 34 p. 91). | #### Table 44: Window3 Control Register (Continued) Offset: 0x20030 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|-------------------------------------------------------------------| | 31:16 | Size | RW<br>0x0 | Window Size<br>See the Window0 Control Register (Table 34 p. 91). | #### Table 45: Window3 Base Register Offset: 0x20034 NOTE: | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xC800 | Base Address<br>See the Window0 Base Register. | #### Table 46: Window4 Control Register Offset: 0x20040 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window4 Enable<br>See the Window0 Control Register (Table 34 p. 91). | | 3:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x9 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | | 15:8 | Attr | RW<br>0x0 | Target specific attributes depending on the target interface. See the Window0 Control Register (Table 34 p. 91). | | 31:16 | Size | RW<br>0x0 | Window Size<br>See the Window0 Control Register (Table 34 p. 91). | ### Table 47: Window4 Base Register Offset: 0x20044 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 95 Document Classification: Proprietary June 25, 2007, Preliminary Table 47: Window4 Base Register (Continued) Offset: 0x20044 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|------------------------------------------------| | 31:16 | Base | RW<br>0xC801 | Base Address<br>See the Window0 Base Register. | Table 48: Window5 Control Register Offset: 0x20050 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x0 | Window5 Enable<br>See the Window0 Control Register (Table 34 p. 91). | | 3:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | | 15:8 | Attr | RW<br>0x0 | Target specific attributes depending on the target interface. See the Window0 Control Register (Table 34 p. 91). | | 31:16 | Size | RW<br>0x0 | Window Size<br>See the Window0 Control Register (Table 34 p. 91). | Table 49: Window5 Base Register Offset: 0x20054 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0 | Base Address See the Window0 Base Register. | Table 50: Window6 Control Register Offset: 0x20060 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|----------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window6 Enable<br>See the Window0 Control Register (Table 34 p. 91). | Table 50: Window6 Control Register (Continued) Offset: 0x20060 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | WinWrProt | RW<br>0x0 | Window6 Write Protection. When this bit is set to 1, the window is write protected and a write transaction to this window responds to the Marvell processor core with an indication. 0 = Not protected: Not write protected 1 = Protected: Write protected | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x1 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | | 15:8 | Attr | RW<br>0x1B | Target specific attributes depending on the target interface. See the Window0 Control Register (Table 34 p. 91). | | 31:16 | Size | RW<br>0x07FF | Window Size<br>See the Window0 Control Register (Table 34 p. 91). | Table 51: Window6 Base Register Offset: 0x20064 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xF000 | Base Address<br>See the Window0 Base Register. | Table 52: Window7 Control Register Offset: 0x20070 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x1 | Window7 Enable<br>See the Window0 Control Register (Table 34 p. 91). | | 1 | WinWrProt | RW<br>0x0 | Window7 Write Protection When this bit is set to 1, the window is write protected and a write transaction to this window responds to the Marvell processor core with an error indication. 0 = Not protected: Not write protected 1 = Protected: Write protected | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 97 Document Classification: Proprietary Table 52: Window7 Control Register (Continued) Offset: 0x20070 | Bits | Field | Type/<br>InitVal | Description | |-------|--------|------------------|--------------------------------------------------------------------------------------------------------------------------| | 7:4 | Target | RW<br>0x1 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register (Table 34 p. 91). | | 15:8 | Attr | RW<br>0x0F | Target specific attributes depending on the target interface.<br>See the Window0 Control Register (Table 34 p. 91). | | 31:16 | Size | RW<br>0x07FF | Window Size<br>See the Window0 Control Register (Table 34 p. 91). | Table 53: Window7 Base Register Offset: 0x20074 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xF800 | Base Address<br>See the Window0 Base Register. | Table 54: 88F5182 Internal Registers Base Address Register Offset: 0x20080 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------------------------------------------------------------------------| | 19:0 | Reserved | RSVD<br>0x0 | Reserved The size of the 88F5182 Internal registers address space is 1 MByte. | | 31:20 | Base | RW<br>0xD00 | Internal registers Base Address | #### **CPU Control and Status Registers** A.4.2 CPU Configuration Register Offset: 0x20100 Table 55: | Bits | Field | Type/<br>InitVal | Description | |-------|-------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EndPointIF | RW<br>Sample<br>at reset | When the 88F5182 functions as Endpoint, this bit defines the interface connected to host. The default value of this bit is 0 when PCI Express0 functions as Endpoint. The default value of this bit is 1 when PCI Express0 functions as Root Complex. 0 = PCI Express: Host is connected to PCI Express interface. 1 = PCI: Host is connected to PCI interface. | | 1 | VecInitLoc | RW<br>0x1 | Determines the reset location of the boot starting address. 0 = 0x00000000: Boot starting address is 0x00000000. 1 = 0xFFFF0000: Boot starting address is 0xFFFF0000. | | 2 | AHBErrorProp | RW<br>0x1 | AHB Error propagation 0 = Error not propagated: Error indications are not propagated to AHB bus. The transactions are completed normally. 1 = Error propagated: Error indications are propagated to AHB bus. | | 3 | EndianInit | RW<br>Sample<br>at reset<br>value of<br>DEV_D[<br>17] | Endian Initialization Determines the endianess of the 88F5182 CPU core operation after reset. This bit defines the initial value of bit [7] <b> of the Control Register—R1. 0 = Little Endian: Little Endian mode 1 = Big Endian: Big Endian mode</b> | | 4 | Reserved | RSVD<br>0x0 | Reserved | | 5 | MMU_Disabled | RW<br>0x0 | MMU Disabled When set to 1, this bit disables the MMU and activates the MPU instead. | | 22:6 | Reserved | RSVD<br>0x0 | Reserved | | 23 | PexLinkdownR<br>esetCpu | RW<br>0x0 | PCI Express Link Down Reset of CPU 0 = PCI Express link down value does not affect CPU reset. 1 = CPU reset remains asserted when PCI Express link down is asserted. | | 31:24 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 99 Document Classification: Proprietary June 25, 2007, Preliminary Table 56: CPU Control and Status Register Offset: 0x20104 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | PCIDs | RW<br>0x1 | When this bit is set to 1, PCI transaction towards 88F5182 address space is terminated with retry and PCI Express link negotiation is disabled. This is used to block PCI Express from access 88F5182 while CPU boot is still in progress. 0 = PCI and PCI Express Enable 1 = PCI and PCI Express Disable | | 1 | CPUReset | RO -<br>CPU<br>RW -<br>other<br>0x0 | CPU Reset When this bit is set to 1, the Marvell processor core is reset. | | 2 | SelfInt | SC<br>0x0 | When set to 1, bit <cpuselfint> in <local bridge="" cause="" interrupt="" register="" system="" to=""> is also set to 1.</local></cpuselfint> | | 14:3 | Reserved | RSVD<br>0x0 | Reserved | | 15 | BigEndian | RO<br>0x0 | Big Endian Reflects the value of the Big Endian field of the Marvell processor core CP15 register. 0x0 = Little Endian mode 0x1 = Big Endian mode | | 31:16 | Reserved | RSVD<br>0x0 | Reserved | Table 57: RSTOUTn Mask Register Offset: 0x20108 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | PexRstOutEn | RW<br>0x0 | If set to 1, the 88F5182 asserts RSTOUTn upon receiving a PCI Express reset indication from the PCI Express Endpoint interface, as configured in bit <endpointif> in the CPU Configuration Register (see Table 55 on page 99).</endpointif> | | 1 | WDRstOutEn | RW<br>0x0 | If set to 1, the 88F5182 asserts RSTOUTn upon watchdog timer expiration (See Table 71, "CPU Watchdog Timer Register," on page 107) | | 2 | SoftRstOutEn | RW<br>0x0 | If set to 1, the 88F5182 asserts RSTOUTn upon SW reset.<br>(See Table 58, "System Soft Reset Register," on page 101) | | 31:3 | Reserved | RO<br>0x0 | Reserved<br>Read only | Table 58: System Soft Reset Register Offset: 0x2010C | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | SystemSoftRst | RW<br>0x0 | When SW set this bit to 1 and bit <softrstouten> is set to 1 in the RSTOUTn Mask Register, the 88F5182 asserts the RSTOUTn pin.</softrstouten> | | 31:1 | Reserved | RSVD<br>0x0 | Reserved | Table 59: Local to System Bridge Interrupt Cause Register Offset: 0x20110 **NOTE:** A cause bit is set upon an error condition occurrence. Writing a 0 value clears the bit. Writing a 1 value has no affect. | Bits | Field | Type/<br>InitVal | Description | |------|----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------| | 0 | CPUSelfInt | RWC<br>0x0 | This bit is set when bit <selfint> is set to 1 in CPU Control and Status Register.</selfint> | | 1 | CPUTimer0IntR eq | RWC<br>0x0 | CPU Timer 0 Interrupt This bit is set when field <cputimer0> in CPU Timer 0 Register reaches 0.</cputimer0> | | 2 | CPUTimer1IntR eq | RWC<br>0x0 | CPU Timer 1 Interrupt This bit is set when field <cputimer1> in CPU Timer 1 Register reaches 0.</cputimer1> | | 3 | CPUWDTimerIn<br>tReq | RWC<br>0x0 | CPU Watchdog Timer Interrupt This bit is set when field <cpuwdtimer> in CPU Watchdog Timer Register reaches 0.</cpuwdtimer> | | 31:4 | Reserved | RWC<br>0x0 | Reserved | Table 60: Local to System Bridge Interrupt Mask Register Offset: 0x20114 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Mask | RW<br>0x0 | There is a mask bit per each cause bit. 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of interrupt pins. It does not affect the setting of bits in the Cause register. | | 31:4 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 101 Document Classification: Proprietary June 25, 2007, Preliminary ## A.4.3 Main Interrupt Controller Registers Table 61: Main Interrupt Cause Register Offset: 0x20200 NOTE: All bits are read only. To clear an interrupt, software must access the Local Interrupt Cause registers. | Bits | Field | Type/<br>InitVal | Description | |------|----------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Bridge | RO<br>0x0 | Local to System Bridge interrupt This bit is set when at least one bit is set in Local to System Bridge Interrupt Cause Register and is not masked by the corresponding bit in Local to System Bridge Interrupt Mask Register | | 1 | Host2CPUDoor<br>bell | RO<br>0x0 | Doorbell interrupt This bit is set when at least one bit is set in Host-to-CPU Doorbell Register and is not masked by the corresponding bit in Host-to-CPU Doorbell Mask Register. | | 2 | CPU2HostDoor<br>bell | RO<br>0x0 | Doorbell interrupt This bit is set when at least one bit is set in CPU-to-Host Doorbell Register and is not masked by the corresponding bit in CPU-to-Host Doorbell Mask Register. | | 3 | UART0 | RO<br>0x0 | UART0 interrupt | | 4 | UART1 | RO<br>0x0 | UART1 Interrupt | | 5 | TWSI | RO<br>0x0 | TWSI interrupt | | 6 | GPIO7_0 | RO<br>0x0 | GPIO[7:0] interrupt | | 7 | GPIO15_8 | RO<br>0x0 | GPIO[15:8] interrupt | | 8 | GPIO23_16 | RO<br>0x0 | GPIO[23:16] interrupt | | 9 | GPIO25_24 | RO<br>0x0 | GPIO[25:24] interrupt | | 10 | PEX0Err | RO<br>0x0 | PCI Express error | | 11 | PEX0INT | RO<br>0x0 | PCI Express INTA, B, C, and D message | | 12 | USBCnt1 | RO<br>0x0 | USB Port 1 controller interrupt | | 13 | Reserved | RO<br>0x0 | Reserved<br>Read only | Table 61: Main Interrupt Cause Register (Continued) Offset: 0x20200 **NOTE:** All bits are read only. To clear an interrupt, software must access the Local Interrupt Cause registers. | Bits | Field | Type/<br>InitVal | Description | |------|-----------------------|------------------|----------------------------------------------| | 14 | DEVErr | RO<br>0x0 | Device bus error (DEV_READY timeout) | | 15 | PCIErr | RO<br>0x0 | PCI error | | 16 | USBBr | RO<br>0x0 | USB bridge Port 0 or 1 error | | 17 | USBCnt0 | RO<br>0x0 | USB Port 0 controller interrupt | | 18 | GbERx | RO<br>0x0 | GbE receive interrupt | | 19 | GbETx | RO<br>0x0 | GbE transmit interrupt | | 20 | GbEMisc | RO<br>0x0 | GbE miscellaneous interrupt | | 21 | GbESum | RO<br>0x0 | GbE summary | | 22 | GbEErr | RO<br>0x0 | GbE error | | 23 | DMAErr | RO<br>0x0 | DMA or XOR error | | 24 | IDMA0 | RO<br>0x0 | IDMA Channel0 completion | | 25 | IDMA1 | RO<br>0x0 | IDMA Channel1 completion | | 26 | IDMA2 | RO<br>0x0 | IDMA Channel2 completion | | 27 | IDMA3 | RO<br>0x0 | IDMA Channel3 completion | | 28 | SecurityInterrup<br>t | RO<br>0x0 | Security accelerator interrupt indication | | 29 | SataInterrupt | RO<br>0x0 | Serial-ATA interrupt indication | | 30 | XOR0 | RO<br>0x0 | XOR engine 0 completion interrupt indication | | 31 | XOR1 | RO<br>0x0 | XOR engine 1 completion interrupt indication | Table 62: Main IRQ Interrupt Mask Register Offset: 0x20204 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | Mask bit per each cause bit 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of Marvell processo core IRQ interrupt line. It does not affect the setting of bits in the Cause register. | Table 63: Main FIQ Interrupt Mask Register Offset: 0x20208 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | Mask bit per each cause bit 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of Marvell processor core FIQ interrupt line. It does not affect the setting of bits in the Cause register. | Table 64: Endpoint Interrupt Mask Register Offset: 0x2020C | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | Mask bit per each cause bit 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of the interrupt pin. It does not affect the setting of bits in the Cause register. The interrupt pin is asserted in the appropriate interface as defined by bit <endpointif> in the CPU Configuration Register.)</endpointif> | #### **CPU Timers Registers A.4.4** Table 65: CPU Timers Control Register Offset: 0x20300 | Bits | Field | Type/<br>InitVal | Description | |------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | CPUTimer0En | RW<br>0x0 | CPU Timer 0 Enable 0 = Timer0 is disabled. 1 = Timer0 is enabled. | | 1 | CPUTimer0Auto | RW<br>0x0 | CPU Timer 0 Auto Mode When this bit is cleared to 0 and <cputimer0> has reached zero, <cputimer0> stops counting. When this bit is set to 1 and <cputimer0> has reached zero, <cputimer0rel> is reload to <cputimer0>, then it continues to count.</cputimer0></cputimer0rel></cputimer0></cputimer0></cputimer0> | | 2 | CPUTimer1En | RW<br>0x0 | CPU Timer 1 Enable 0 = Timer1 is disabled. 1 = Timer1 is enabled. | | 3 | CPUTimer1Auto | RW<br>0x0 | CPU Timer 1 Auto Mode When this bit is clear to 0 and <cputimer1> has reached to zero, <cputimer1> stops counting When this bit is set to 1 and <cputimer1> has reached zero, <cputimer1rel> is reload to <cputimer1>, then it continues to count.</cputimer1></cputimer1rel></cputimer1></cputimer1></cputimer1> | | 4 | CPUWDTimerE<br>n | RW<br>Sample<br>at reset | CPU Watchdog Timer Enable 0 = Watchdog timer is disabled. 1 = Watchdog timer is enabled. | | 5 | CPUWDTimerA<br>uto | RW<br>0x0 | CPU Watchdog Timer Auto Mode When this bit is clear to 0 and <cpuwdtimer> has reached zero, <cpu-wdtimer> stops counting. When this bit is set to 1 and <cpuwdtimer> has reached zero, <cputimer0rel> is reload to <cpuwdtimer>, then it continues to count.</cpuwdtimer></cputimer0rel></cpuwdtimer></cpu-wdtimer></cpuwdtimer> | | 31:6 | Reserved | RW<br>0x0 | Reserved | Table 66: CPU Timer0 Reload Register Offset: 0x20310 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------| | 31:0 | CPUTimer0Rel | RW<br>0x0 | CPU Timer 0 Reload This field contains the reload value of timer 0, it is used as the reload value in Periodic mode. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Table 67: CPU Timer 0 Register Offset: 0x20314 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | CPUTimer0 | RW<br>0x0 | CPU Timer 0 This 32-bit counter is decremented every 88F5182 internal clock When <cputimer0en> = 0, <cputimer0> stop. When <cputimer0en> = 1 and <cputimer0auto> = 0, CPUTimer0 is decremented until it reaches to 0, then it stops. When <cputimer0en> = 1 and <cputimer0auto> = 1, <cputimer0> is decremented until it reaches to 0, then <cputimer0rel> is reload to <cputimer0> and then <cputimer0> continues to count. When <cputimer0> reaches 0, bit <cputimer0intreq> is set to 1 in <local bridge="" cause="" interrupt="" register="" system="" to="">.</local></cputimer0intreq></cputimer0></cputimer0></cputimer0></cputimer0rel></cputimer0></cputimer0auto></cputimer0en></cputimer0auto></cputimer0en></cputimer0></cputimer0en> | #### Table 68: CPU Timer1 Reload Register Offset: 0x20318 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------| | 31:0 | CPUTimer1R el | RW<br>0x0 | CPU Timer 1 Reload See the CPU Timer0 Reload Register. | #### Table 69: CPU Timer 1 Register Offset: 0x2031C | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------------------------| | 31:0 | CPUTimer1 | RW<br>0x0 | CPU Timer 0 See the CPU Timer 0 Register. | ### Table 70: CPU Watchdog Timer Reload Register Offset: 0x20320 | Bits | Field | Type/<br>InitVal | Description | |------|-------------------|------------------|--------------------------------------------------------| | 31:0 | CPUWDTim<br>erLen | RW<br>0x0 | CPU Timer 1 Length See the CPU Timer0 Reload Register. | Table 71: CPU Watchdog Timer Register Offset: 0x20324 | Bits | Field | Type/<br>InitVal | Description | |------|----------------|-----------------------|-----------------------------------------------------| | 31:0 | CPUWDTim<br>er | RW<br>0x7FFF<br>_FFFF | CPU Watchdog Timer<br>See the CPU Timer 0 Register. | #### **CPU Doorbell Registers** A.4.5 Table 72: **Host-to-CPU Doorbell Register** Offset: 0x20400 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | HostIntCs | Host: RW1<br>CPU: RWC<br>0x0 | Host Command Cause When this bit is not zero and the corresponding bit <hostintcsmask> in the Host-to-CPU Doorbell Mask Register is set, bit <host2cpudoorbell> is set in the Main Interrupt Cause Register. A Host write of 1 set the bits in this field. A Host write of 0 has no affect. An CPU write of 0 clear the bits in this field. An CPU write of 1 has no affect.</host2cpudoorbell></hostintcsmask> | Table 73: Host-to-CPU Doorbell Mask Register Offset: 0x20404 | Bits | Field | Type/<br>InitVal | Description | |------|-------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | HostIntCsMa<br>sk | RW<br>0x0 | Host Interrupt Cause Mask Mask bit per each cause bit in the <hostintcs> field in the Host-to-CPU Doorbell Register. 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of interrupt bit in Main Interrupt Cause Register. It does not affect the setting of bits in the Host-to-CPU Doorbell Register.</hostintcs> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 107 Document Classification: Proprietary June 25, 2007, Preliminary Table 74: CPU-to-Host Doorbell Register Offset: 0x20408 Bits Field Type/ Description InitVal 31:0 **CPUIntCs** CPU: RW1 **CPU Interrupt Cause** Host: RWC When a bit in this field is set and the corresponding bit in <CPUIntCsMask> 0x0 in the CPU-to-Host Doorbell Mask Register is also set, bit <Host2CPUDoorbell> is set in the Main Interrupt Cause Register. An CPU write of 1 set the bits in this field. An CPU write of 0 has no affect. A Host write of 0 clear the bits in this field. A Host write of 1 has no affect. Table 75: CPU-to-Host Doorbell Mask Register Offset: 0x2040C | Bits | Field | Type/<br>InitVal | Description | |------|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | CPUIntCsMa<br>sk | RW<br>0x0 | CPU Interrupt Cause Mask Mask bit per each cause bit in <cpuintcs> field in the CPU-to-Host Doorbell Register. 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of the interrupt bit in the Main Interrupt Cause Register. It does not affect the setting of bits in the CPU-to-Host Doorbell Register.</cpuintcs> | ## A.5 DDR SDRAM Controller Registers Table 76: DDR SDRAM Register Map | Register Name | Offset | Table and Page | |--------------------------------------------------------|---------|------------------| | DDR SDRAM Controller Address Decode Registe | ers | | | CS[0]n Base Address Register | 0x01500 | Table 77, p.110 | | CS[0]n Size Register | 0x01504 | Table 78, p.110 | | CS[1]n Base Address Register | 0x01508 | Table 79, p.110 | | CS[1]n Size Register | 0x0150C | Table 80, p.111 | | CS[2]n Base Address Register | 0x01510 | Table 81, p.111 | | CS[2]n Size Register | 0x01514 | Table 82, p.111 | | CS[3]n Base Address Register | 0x01518 | Table 83, p.112 | | CS[3]n Size Register | 0x0151C | Table 84, p.112 | | DDR SDRAM Control Registers | • | <u> </u> | | DDR SDRAM Configuration Register | 0x01400 | Table 85, p.112 | | DDR SDRAM Control Register | 0x01404 | Table 86, p.113 | | DDR SDRAM Timing (Low) Register | 0x01408 | Table 87, p.114 | | DDR SDRAM Timing (High) Register | 0x0140C | Table 88, p.115 | | DDR2 SDRAM Timing (Low) Register | 0x01428 | Table 89, p.116 | | DDR2 SDRAM Timing (High) Register | 0x0147C | Table 90, p.116 | | DDR SDRAM Address Control Register | 0x01410 | Table 91, p.117 | | DDR SDRAM Open Pages Control Register | 0x01414 | Table 92, p.117 | | DDR SDRAM Operation Register | 0x01418 | Table 93, p.118 | | DDR SDRAM Operation Control Register | 0x0142C | Table 94, p.118 | | DDR SDRAM Mode Register | 0x0141C | Table 95, p.118 | | Extended DDR SDRAM Mode Register | 0x01420 | Table 96, p.120 | | DDR SDRAM Initialization Control Register | 0x01480 | Table 97, p.121 | | DDR SDRAM Address/Control Pads Calibration<br>Register | 0x014C0 | Table 98, p.121 | | DDR SDRAM Data Pads Calibration Register | 0x014C4 | Table 99, p.122 | | DDR2 SDRAM ODT Control (Low) Register | 0x01494 | Table 100, p.122 | | DDR2 SDRAM ODT Control (High) Register | 0x01498 | Table 101, p.123 | | DDR2 SDRAM ODT Control Register | 0x0149C | Table 102, p.124 | | DDR SDRAM Interface Mbus Control (Low) Register | 0x01430 | Table 103, p.125 | | DDR SDRAM Interface Mbus Control (High) Register | 0x01434 | Table 104, p.125 | | DDR SDRAM Interface Mbus Timeout Register | 0x01438 | Table 105, p.126 | | DDR SDRAM MMask Register | 0x014B0 | Table 106, p.126 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 109 Document Classification: Proprietary June 25, 2007, Preliminary The base and size of a base address register may be changed only when that base address register is disabled. ### A.5.1 DDR SDRAM Controller Address Decode Registers Table 77: CS[0]n Base Address Register Offset: 0x01500 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------| | 15:0 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0x0 | Reserved | | 31:24 | Base | RW<br>0x00 | CS[0] Base Address. Corresponds to Marvell processor core address bits [31:24]. | Table 78: CS[0]n Size Register Offset: 0x01504 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | En | RW<br>0x1 | Window Enable 0 = Disable 1 = Enable | | 15:1 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0xFF | Reserved | | 31:24 | Size | RW<br>0x0F | CS[0]n Bank Size Corresponds to Base Address bits [31:24]. Must be programmed from LSB to MSB as a sequence of 1's followed by a sequence of 0's. | Table 79: CS[1]n Base Address Register Offset: 0x01508 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------| | 15:0 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0x0 | Reserved | | 31:24 | Base | RW<br>0x10 | CS[1] Base Address. Corresponds to Marvell processor core address bits [31:24]. | Table 80: CS[1]n Size Register Offset: 0x0150C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | En | RW<br>0x1 | Window Enable 0 = Disable 1 = Enable | | 15:1 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0xFF | Reserved | | 31:24 | Size | RW<br>0x0F | CS[1]n Bank Size Corresponds to Base Address bits [31:24]. Must be programmed from LSB to MSB as a sequence of 1's followed by a sequence of 0's. | Table 81: CS[2]n Base Address Register Offset: 0x01510 Bits Field Type/ Description InitVal RO 15:0 Reserved Reserved 0x0 RW23:16 Reserved Reserved 0xFF 31:24 Base RW CS[2] Base Address. 0x20 Corresponds to Marvell processor core address bits [31:24]. Table 82: CS[2]n Size Register Offset: 0x01514 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | En | RW<br>0x1 | Window Enable 0 = Disable 1 = Enable | | 15:1 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0xFF | Reserved | | 31:24 | Size | RW<br>0x0F | CS[2]n Bank Size Corresponds to Base Address bits [31:24]. Must be programmed from LSB to MSB as a sequence of 1's followed by a sequence of 0's. | Doc. No. MV-S400130-00 Rev. 0.5 Table 83: CS[3]n Base Address Register Offset: 0x01518 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------| | 15:0 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0x0 | Reserved | | 31:24 | Base | RW<br>0x30 | CS[3] Base Address. Corresponds to Marvell processor core address bits [31:24]. | Table 84: CS[3]n Size Register Offset: 0x0151C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | En | RW<br>0x1 | Window Enable 0 = Disable 1 = Enable | | 15:1 | Reserved | RO<br>0x0 | Reserved | | 23:16 | Reserved | RW<br>0xFF | Reserved | | 31:24 | Size | RW<br>0x0F | CS[3]n Bank Size Corresponds to Base Address bits [31:24]. Must be programmed from LSB to MSB as a sequence of 1's followed by a sequence of 0's. | ## A.5.2 DDR SDRAM Control Registers Table 85: DDR SDRAM Configuration Register Offset: 0x01400 | Bits | Field | Type/<br>InitVal | Description | |-------|---------|------------------|----------------------------------------------------------------------------------------------------------| | 13:0 | Refresh | RW<br>0x0400 | Refresh interval count value | | 15:14 | Dwidth | RW<br>0x2 | 0x0 = Reserved<br>0x1 = 16-bit DDR SDRAM interface<br>0x2 = 32-bit DDR SDRAM interface<br>0x3 = Reserved | Table 85: DDR SDRAM Configuration Register (Continued) Offset: 0x01400 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | Dtype | RW<br>Reset<br>Strap | DDR SDRAM Type 0 = DDR1 1 = DDR2 | | 17 | RegDIMM | RW<br>0x0 | Registered DIMM enable 0 = Non-buffered DIMM 1 = Registered DIMM NOTE: Even if using DDR SDRAM devices on board, this register can still be used to buffer DDR SDRAM address/control signals. In that case, set <regdimm> bit to 1.</regdimm> | | 18 | Perr | RW<br>0x1 | Erroneous write data policy 0 = Ignore erroneous data indication. Write data to DDR SDRAM. 1 = Do not write to DDR SDRAM upon erroneous data indication. | | 19 | Reserved | RW<br>0x0 | Reserved | | 21:20 | DCfg | RW<br>0x2 | DDR SDRAM devices configuration 0x0 = Reserved 0x1 = x16 devices 0x2 = x8 devices 0x3 = Reserved | | 23:22 | Reserved | RO<br>0x0 | Reserved | | 24 | SRMode | RW<br>0x1 | Reserved<br>Must be 0x1. | | 25 | SRCIk | RW<br>0x1 | Clock drive upon self refresh 0 = Clock is kept driven during self refresh. 1 = Clock is gated during self refresh. | | 31:26 | Reserved | RO<br>0x0 | Reserved | Table 86: DDR SDRAM Control Register Offset: 0x01404 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 5:0 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 113 Document Classification: Proprietary June 25, 2007, Preliminary Table 86: DDR SDRAM Control Register (Continued) Offset: 0x01404 | Bits | Field | Type/<br>InitVal | Description | |-------|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | CtrlPos | RW<br>0x1 | Address/Control Output Timing 0 = Toggle on falling edge of clock 1 = Toggle on rising edge of clock NOTE: Set according to board timing simulation results. | | 11:7 | Reserved | RO<br>0x0 | Reserved | | 12 | Clk1Drv | RW<br>0x1 | M_CLK_OUT[1] Drive 0 = M_CLK_OUT[1] and M_CLK_OUTn[1] are high-z. 1 = M_CLK_OUT[1] and M_CLK_OUTn[1] are driven normally. NOTE: When not using M_CLK_OUT[1], set it to high-z. | | 13 | Reserved | RO<br>0x0 | Reserved | | 17:14 | Reserved | RO<br>0x0 | Reserved | | 18 | LockEn | RW<br>0x1 | CPU Lock Enable 0 = Disable 1 = Enable | | 23:19 | Reserved | RO<br>0x0 | Reserved | | 27:24 | StBurstDel | RW<br>0x3 | Number of sample stages on StartBurstIn Program StBurstDel based on CL, registered/non-buffered DIMM. | | 31:28 | Reserved | RO<br>0x0 | Reserved | ## Table 87: DDR SDRAM Timing (Low) Register Offset: 0x01408 **NOTE:** The default values fit DDR2-400 speed grade. Change these timing parameters according to the DDR SDRAM type and operating frequency. | Bits | Field | Type/<br>InitVal | Description | |-------|------------------|------------------|---------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RO<br>0x0 | Reserved | | 7:4 | t <sub>RCD</sub> | RW<br>0x2 | Activate to Command Value 0 means one cycle; value of 1 means two cycles; and so on. | | 11:8 | t <sub>RP</sub> | RW<br>0x2 | Precharge Period (precharge to active) Value 0 means one cycle; value of 1 means two cycles; and so on. | | 15:12 | t <sub>WR</sub> | RW<br>0x2 | Write Command to Precharge Value 0 means one cycle; value of 1 means two cycles; and so on. | Table 87: DDR SDRAM Timing (Low) Register (Continued) Offset: 0x01408 **NOTE:** The default values fit DDR2-400 speed grade. Change these timing parameters according to the DDR SDRAM type and operating frequency. | Bits | Field | Type/<br>InitVal | Description | |-------|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 19:16 | t <sub>WTR</sub> | RW<br>0x1 | Write Command to Read Command Value 0 means one cycle; value of 1 means two cycles; and so on. | | 23:20 | t <sub>RAS</sub> | RW<br>0x8 | Minimum Row Active Time (active to precharge) Value 0 means one cycle; value of 1 means two cycles; and so on. | | 27:24 | t <sub>RRD</sub> | RW<br>0x1 | Activate Bank A to Activate Bank B Value 0 means one cycle; value of 1 means two cycles; and so on. | | 31:28 | t <sub>RTP</sub> | RW<br>0x1 | Read Command to Precharge Value 0 means one cycle; value of 1 means two cycles; and so on. NOTE: Must be set to 0x1 (two cycles) when using DDR1. | Table 88: DDR SDRAM Timing (High) Register Offset: 0x0140C | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | t <sub>RFC</sub> | RW<br>0xD | Refresh Command Period Value 0 means one cycle; value of 1 means two cycles; and so on. | | 5:4 | t <sub>R2R</sub> | RW<br>0x0 | Minimum Gap Between DDR SDRAM Read Accesses This timing parameter is not part of the JEDEC standard. It is used to prevent contention between read data driven from two different DDR SDRAM devices (DIMMs). 0 = One cycle 1 = Two cycles 2, 3 = Reserved | | 7:6 | t <sub>R2W_W2R</sub> | RW<br>0x0 | Minimum Gap Between DDR SDRAM Read and Write Accesses This timing parameter is not part of the JEDEC standard. It is used to prevent contention between read and write data driven from two different devices (same parameter for read after write and write after read). 0 = One cycle 1 = Two cycles 2, 3 = Reserved | | 9:8 | t <sub>RFC</sub> | RW<br>0x0 | Extension (MSB) of t <sub>RFC</sub> (bits [3:0]) | | 11:10 | t <sub>W2W</sub> | RW<br>0x0 | Minimum Gap between Write to Write to different DDR SDRAM devices. Value 0 means no gap; value 1 means one cycle gap; and so on. | | 31:12 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 115 Document Classification: Proprietary June 25, 2007, Preliminary Table 89: DDR2 SDRAM Timing (Low) Register Offset: 0x01428 | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RW<br>0x5 | Reserved | | 7:4 | t <sub>ODT_ON_RD</sub> | RW<br>0x0 | The number of cycles from Read command to the assertion of M_ODT signal. Value 0 means same cycle as read command; value of 1 means one cycle later and so on. This value depends on DDR SDRAM CL and $t_{AOND}$ timing parameters. For CL = 3 and $t_{AOND}$ = 2, set $t_{ODT\_ON}$ to 0. | | 11:8 | <sup>t</sup> ODT_OFF_RD | RW<br>0x3 | The number of cycles from Read command to de-asserting M_ODT signal. Value depends on DDR SDRAM CL and $t_{AOfD}$ timing parameters. For CL = 3 and $t_{AOFD}$ = 2.5, set $t_{ODT\_OFF}$ to 0x3. | | 15:12 | todt_on_ctl_r | RW<br>0x3 | The number of cycles from Read command to the assertion of the internal ODT signal to the DDR SDRAM controller I/O buffer. The same as t <sub>ODT_ON</sub> | | 19:16 | t <sub>ODT_OFF_CTL_R</sub> | RW<br>0x6 | The number of cycles from Read command to de-asserting of the internal ODT signal to the DDR SDRAM controller I/O buffer. The same as t <sub>ODT_OFF</sub> . | | 31:20 | Reserved | RO<br>0x0 | Reserved | Table 90: DDR2 SDRAM Timing (High) Register Offset: 0x0147C | Bits | Field | Type/<br>InitVal | Description | |-------|------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | t <sub>ODT_ON_WR</sub> | RW<br>0x0 | The number of cycles from Write command to the assertion of M_ODT signal. Value 0 means one cycle before write command; value of 1 means the same cycle as write command, value 2 means one cycle latter and so on. Value depends on DDR SDRAM CL and $t_{AOND}$ timing parameters. For CL = 3 and $t_{AOND}$ = 2, set $t_{ODT\_ON\_WR}$ to 0. | | 7:4 | todt_off_wr | RW<br>0x3 | The number of cycles from Write command to de-asserting M_ODT signal. Value depends on DDR SDRAM CL and $t_{AOFD}$ timing parameters. For CL = 3 and $t_{AOFD}$ = 2.5, set $t_{ODT\_OFF\_WR}$ to 0x3. | | 11:8 | todt_on_ctl_w<br>R | RW<br>0x3 | The number of cycles from Write command to the assertion of the internal ODT signal to the DDR SDRAM controller I/O buffer. Same as \$t_ODT_ON_CTL_WR-\$ | | 15:12 | todt_off_ctl_<br>wr | RW<br>0x6 | The number of cycles from Write command to de-asserting of the internal ODT signal to the DDR SDRAM controller I/O buffer. Same as \$t_ODT_OFF_CTL_WR-\$ | | 31:16 | Reserved | RO<br>0x0 | Reserved | ### Table 91: DDR SDRAM Address Control Register Offset: 0x01410 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RO<br>0x0 | Reserved | | 5:4 | DSize | RW<br>0x1 | 0x0 = 128 Mbits NOTE: 128 Mbits DDR SDRAM is relevant only to DDR1 0x1 = 256 Mbits 0x2 = 512 Mbits 0x3 = Reserved | | 31:6 | Reserved | RO<br>0x0 | Reserved | ### Table 92: DDR SDRAM Open Pages Control Register Offset: 0x01414 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | OPEn | RW<br>0x0 | Open Page Enable 0 = The DDR Controller keeps the corresponding bank page open whenever it can. 1 = The DDR Controller always closes the page at the end of the transaction. | | 31:1 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 117 June 25, 2007, Preliminary Table 93: DDR SDRAM Operation Register Offset: 0x01418 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Cmd | SC<br>0x0 | DDR SDRAM Mode Select 0x0 = Normal SDRAM Mode 0x1 = Precharge all banks command 0x2 = Refresh all banks command 0x3 = Mode Register Set (MRS) command 0x4 = Extended Mode Register Set (EMRS) command 0x5 = NOP command 0x6 = Reserved 0x7 = Enter self refresh 0x8 = EMRS2 command (DDR2 only) 0x9 = EMRS3 command (DDR2 only) 0xA-0xF = Reserved Setting this field results in the DDR Controller execution of the required command to the DDR SDRAM. Then, the DDR Controller resets this field to the default 0x0 value. | | 31:4 | Reserved | RO<br>0x0 | Reserved | Table 94: DDR SDRAM Operation Control Register Offset: 0x0142C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | CS | RW<br>0x0 | DDR SDRAM chip select Defines to which DDR SDRAM bank to issue the EMRS1 command. This is useful for setting different ODT values for different DDR SDRAM banks. 0x0 = M_CSn[0] 0x1 = M_CSn[1] 0x2 = M_CSn[2] 0x3 = M_CSn[3] | | 31:2 | Reserved | RO<br>0x0 | Reserved | ### Table 95: DDR SDRAM Mode Register Offset: 0x0141C **NOTE:** If configured to DDR1 SDRAM, bits[11:9] are not relevant, and must be set to 0x0. | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------| | 2:0 | BL | RW<br>0x2 | Burst Length Must be set to 0x2 (burst length of 4). | Table 95: DDR SDRAM Mode Register (Continued) Offset: 0x0141C **NOTE:** If configured to DDR1 SDRAM, bits[11:9] are not relevant, and must be set to 0x0. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | ВТ | RW<br>0x0 | Burst Type Must be set to 0x0 (sequential burst). | | 6:4 | CL | RW<br>0x3 | CAS Latency For DDR1 SDRAM: 0x2 = CL = 2 0x3 = CL = 3 0x4 = CL = 4 0x5 = CL = 1.5 0x6 = CL = 2.5 0x0, 0x1, 0x7 = Reserved For DDR2 SDRAM: 0x3 = CL = 3 0x4 = CL = 4 0x5 = CL = 5 0x0-0x2, 0x6, 0x7 = Reserved | | 7 | ТМ | RW<br>0x0 | Test Mode 0x0 = Normal operation 0x1 = Test mode | | 8 | DLL | RW<br>0x0 | Reset DLL 0x0 = Normal operation 0x1 = Reset DLL | | 11:9 | WR | RW<br>DDR2:<br>0x2<br>DDR1:<br>0x0 | For DDR2 SDRAM: Write recovery for auto-precharge NOTE: Auto-precharge is not supported. For DDR1 SDRAM: Reserved must be set to 0x0. | | 12 | PD | RW<br>0x0 | Active power down exit time 0 = Fast exit 1 = Slow exit Must be 0x0. NOTE: Active power down is not supported for DDR2 SDRAM. | | 13 | Reserved | RW<br>0x0 | Reserved | | 31:14 | Reserved | RO<br>0x0 | Reserved | Table 96: Extended DDR SDRAM Mode Register Offset: 0x01420 NOTE: If configured to DDR1 SDRAM, bits[13:2] are not relevant, and must be set to 0x0. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DLL | RW<br>0x0 | DDR SDRAM DLL Enable 0 = Enable 1 = Disable | | 1 | DS | RW<br>0x0 | DDR SDRAM Drive Strength 0 = Normal 1 = Reduced | | 2 | Rtt[0] | RW DDR2: 0x1 DDR1: 0x0 | DDR2 SDRAM: Rtt[1:0] is ODT Control 0x0 = ODT disable 0x1 = 75 ohm termination 0x2 = 150 ohm termination 0x3 = Reserved Refer to the Design Considerations for this product. DDR1 SDRAM: Reserved must be set to 0x0. | | 5:3 | AL | RW<br>DDR2:<br>0x0<br>DDR1:<br>0x0 | DDR2 SDRAM: Additive Latency Must be 0x0. NOTE: Additive Latency is not supported. DDR1 SDRAM: Reserved must be set to 0x0. | | 6 | Rtt[1] | RW<br>DDR2:<br>0x0<br>DDR1:<br>0x0 | DDR2 SDRAM: See <rtt[0]>. Refer to the Design Considerations for this product. DDR1 SDRAM: Reserved must be set to 0x0.</rtt[0]> | | 9:7 | Reserved | RW<br>0x0 | Reserved | | 10 | DQS | RW<br>DDR2:<br>0x1<br>DDR1:<br>0x0 | DDR2 SDRAM: Single ended DQS must be 0x1. DDR1 SDRAM: Reserved must be set to 0x0. | | 11 | RDQS | RW<br>DDR2:<br>0x0<br>DDR1:<br>0x0 | DDR2 SDRAM: Read DQS 0 = RDQS disabled 1 = RDQS enabled Must be 0x0. NOTE: Read DQS is not supported. DDR1 SDRAM: Reserved must be set to 0x0. | Table 96: Extended DDR SDRAM Mode Register (Continued) Offset: 0x01420 **NOTE:** If configured to DDR1 SDRAM, bits[13:2] are not relevant, and must be set to 0x0. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------------------------|--------------------------------------------------------------------------------------------------------------| | 12 | Qoff | RW<br>DDR2:<br>0x0<br>DDR1:<br>0x0 | DDR2 SDRAM: DDR SDRAM output buffer enable 0 = Enabled 1 = Disabled DDR1 SDRAM: Reserved must be set to 0x0. | | 13 | Reserved | RW<br>0x0 | Reserved | | 31:14 | Reserved | RO<br>0x0 | Reserved | Table 97: DDR SDRAM Initialization Control Register Offset: 0x01480 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 0 | InitEn | SC<br>0x0 | Initialization enable DDR SDRAM initialization sequence starts upon setting this bit to 1.This bit is cleared when initialization completes. | | 31:1 | Reserved | RO<br>0x0 | Reserved | Table 98: DDR SDRAM Address/Control Pads Calibration Register Offset: 0x014C0 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | DrvN | RW<br>0x0 | Pad Driving N Strength Refer to the <i>Design Considerations</i> for this product. NOTE: Only applicable when auto-calibration is disabled. | | 11:6 | DrvP | RW<br>0x0 | Pad Driving P Strength Refer to the <i>Design Considerations</i> for this product. <b>NOTE:</b> Only applicable when auto-calibration is disabled. | | 13:12 | DriveStrength | RW<br>0x0 | Drive Strength This field defines the output drive strength. For DDR2 SDRAM: The value is 0x3. For DDR1 SDRAM: The value is 0x1. | | 15:14 | Reserved | RO<br>0x0 | Read Only | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 121 Document Classification: Proprietary June 25, 2007, Preliminary Table 98: DDR SDRAM Address/Control Pads Calibration Register (Continued) Offset: 0x014C0 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | TuneEn | RW<br>0x1 | Set to 1 enables the auto-calibration of pad driving strength. | | 22:17 | LockN | RO<br>0x0 | When auto-calibration is enabled, represents the final N locked value of the driving strength. Read Only Refer to the <i>Design Considerations</i> for this product. | | 28:23 | LockP | RO<br>0x0 | When auto-calibration is enabled, represents the final P locked value of the driving strength. Read Only Refer to the Design Considerations for this product. | | 30:29 | Reserved | RO<br>0x0 | Read Only | | 31 | WrEn | RW<br>0x0 | Write Enable 0 = Register is read only (except for bit [31]). 1 = Register is writable. | Table 99: DDR SDRAM Data Pads Calibration Register Offset: 0x014C4 | Bits | Field | Type/<br>InitVal | Description | |------|---------|-------------------|---------------------------------------------------------------------------| | 31:0 | Various | RW<br>RO<br>0x144 | Same as the DDR SDRAM Address/Control Pads Calibration Register register. | Table 100: DDR2 SDRAM ODT Control (Low) Register Offset: 0x01494 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | ODT0Rd | RW<br>0x0 | M_ODT[0] control for read transactions Bit[0] = if set to 1, M_ODT[0] is asserted during read from DDR SDRAM bank 0. Bit[1] = if set to 1, M_ODT[0] is asserted during read from DDR SDRAM bank 1. Bit[2] = if set to 1, M_ODT[0] is asserted during read from DDR SDRAM bank 2. Bit[3] = if set to 1, M_ODT[0] is asserted during read from DDR SDRAM bank 3. Refer to the Design Considerations for this product. | # Table 100: DDR2 SDRAM ODT Control (Low) Register (Continued) Offset: 0x01494 | Bits | Field | Type/<br>InitVal | Description | |-------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | ODT1Rd | RW<br>0x0 | M_ODT[1] control for read transactions Same as <odt0rd>.</odt0rd> | | 11:8 | ODT2Rd | RW<br>0x0 | M_ODT[2] control for read transactions Same as <odt0rd>.</odt0rd> | | 15:12 | ODT3Rd | RW<br>0x0 | M_ODT[3] control for read transactions Same as <odt0rd>.</odt0rd> | | 19:16 | ODT0Wr | RW<br>0x0 | M_ODT[0] control for write transactions Bit[0] = if set to 1, M_ODT[0] is asserted during write to DDR SDRAM bank 0. Bit[1] = if set to 1, M_ODT[0] is asserted during write to DDR SDRAM bank 1. Bit[2] = if set to 1, M_ODT[0] is asserted during write to DDR SDRAM bank 2. Bit[3] = if set to 1, M_ODT[0] is asserted during write to DDR SDRAM bank 3. Refer to the Design Considerations for this product. | | 23:20 | ODT1Wr | RW<br>0x0 | M_ODT[1] control for write transactions Same as <odt0wr>.</odt0wr> | | 27:24 | ODT2Wr | RW<br>0x0 | M_ODT[2] control for write transactions Same as <odt0wr>.</odt0wr> | | 31:28 | ODT3Wr | RW<br>0x0 | M_ODT[3] control for write transactions Same as <odt0wr>.</odt0wr> | # Table 101: DDR2 SDRAM ODT Control (High) Register Offset: 0x01498 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | ODT0En | RW<br>0x0 | M_ODT[0] Enable 0x0, 0x2 = M_ODT[0] assertion/de-assertion is controlled by DDR2 SDRAM ODT Control Low register 0x1 = M_ODT[0] is never active 0x3 = M_ODT[0] is always active Refer to the Design Considerations for this product. | | 3:2 | ODT1En | RW<br>0x0 | M_ODT[1] Enable Same as <odt0en>.</odt0en> | | 5:4 | ODT2En | RW<br>0x0 | M_ODT[2] Enable Same as <odt0en>.</odt0en> | | 7:6 | ODT3En | RW<br>0x0 | M_ODT[3] Enable Same as <odt0en>.</odt0en> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 123 Document Classification: Proprietary June 25, 2007, Preliminary Table 101: DDR2 SDRAM ODT Control (High) Register (Continued) Offset: 0x01498 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 31:8 | Reserved | RO<br>0x0 | Reserved | Table 102: DDR2 SDRAM ODT Control Register Offset: 0x0149C | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | ODTRd | RW<br>0x0 | DDR Controller I/O buffer ODT control for read transactions Bit[0] = if set to 1, internal ODT is asserted during read from DDR SDRAM bank 0. Bit[1] = if set to 1, internal ODT is asserted during read from DDR SDRAM bank 1. Bit[2] = if set to 1, internal ODT is asserted during read from DDR SDRAM bank 2. Bit[3] = if set to 1, internal ODT is asserted during read from DDR SDRAM bank 3. Refer to the Design Considerations for this product. | | 7:4 | ODTWr | RW<br>0x0 | DDR Controller I/O buffer ODT control for write transactions Bit[0] = if set to 1, internal ODT is asserted during write to DDR SDRAM bank 0. Bit[1] = if set to 1, internal ODT is asserted during write to DDR SDRAM bank 1. Bit[2] = if set to 1, internal ODT is asserted during write to DDR SDRAM bank 2. Bit[3] = if set to 1, internal ODT is asserted during write to DDR SDRAM bank 3. Refer to the Design Considerations for this product. | | 9:8 | ODTEn | RW<br>0x0 | DDR Controller I/O buffer ODT Enable 0x0, 0x2 = internal ODT assertion/de-assertion is controlled by <odtrd>/ <odtwr> fields 0x1 = Internal ODT is never active. 0x3 = Internal ODT is always active. Refer to the Design Considerations for this product.</odtwr></odtrd> | | 11:10 | ODTSel4DqDq<br>sDm | RW<br>0x0 | DDR Controller I/O Buffer ODT Select for DQ, DQS, and DM 0x0 = Turned off 0x1 = 150 ohm 0x2 = 75 ohm 0x3 = 50 ohm | | 31:12 | Reserved | RO<br>0x0 | Reserved | Table 103: DDR SDRAM Interface Mbus Control (Low) Register Offset: 0x01430 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|-------------------------------------------------| | 3:0 | Arb0 | RW<br>0x0 | Slice 0 of device controller Mbus SDRAM arbiter | | 7:4 | Arb1 | RW<br>0x1 | Slice 1 of device controller Mbus SDRAM arbiter | | 11:8 | Arb2 | RW<br>0x2 | Slice 2 of device controller Mbus SDRAM arbiter | | 15:12 | Arb3 | RW<br>0x3 | Slice 3 of device controller Mbus SDRAM arbiter | | 19:16 | Arb4 | RW<br>0x4 | Slice 4 of device controller Mbus SDRAM arbiter | | 23:20 | Arb5 | RW<br>0x5 | Slice 5 of device controller Mbus SDRAM arbiter | | 27:24 | Arb6 | RW<br>0x6 | Slice 6 of device controller Mbus SDRAM arbiter | | 31:28 | Arb7 | RW<br>0x7 | Slice 7 of device controller Mbus SDRAM arbiter | Table 104: DDR SDRAM Interface Mbus Control (High) Register Offset: 0x01434 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|--------------------------------------------------| | 3:0 | Arb8 | RW<br>0x8 | Slice 8 of device controller Mbus SDRAM arbiter | | 7:4 | Arb9 | RW<br>0x9 | Slice 9 of device controller Mbus SDRAM arbiter | | 11:8 | Arb10 | RW<br>0xA | Slice 10 of device controller Mbus SDRAM arbiter | | 15:12 | Arb11 | RW<br>0xB | Slice 11 of device controller Mbus SDRAM arbiter | | 19:16 | Arb12 | RW<br>0xC | Slice 12 of device controller Mbus SDRAM arbiter | | 23:20 | Arb13 | RW<br>0xD | Slice 13 of device controller Mbus SDRAM arbiter | | 27:24 | Arb14 | RW<br>0xE | Slice 14 of device controller Mbus SDRAM arbiter | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 125 Document Classification: Proprietary Table 104: DDR SDRAM Interface Mbus Control (High) Register (Continued) Offset: 0x01434 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|--------------------------------------------------| | 31:28 | Arb15 | RW<br>0xF | Slice 15 of device controller Mbus SDRAM arbiter | # Table 105: DDR SDRAM Interface Mbus Timeout Register Offset: 0x01438 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|--------------------------------------------------------| | 7:0 | Timeout | RW<br>0xFF | Mbus SDRAM Arbiter Timeout Preset Value | | 15:8 | Reserved | RO<br>0x0 | Reserved | | 16 | TimeoutEn | RW<br>0x1 | Mbus SDRAM Arbiter Timer Enable 0 = Enable 1 = Disable | | 31:17 | Reserved | RO<br>0x0 | Reserved | ### Table 106: DDR SDRAM MMask Register Offset: 0x014B0 | Bits | Field | Type/<br>InitVal | Description | |------|--------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Reserved | RES | Reserved | | 3:2 | ODTSel4StartB<br>urst | RW<br>0x0o | DDR Controller I/O Buffer ODT Select for StartBurst 0 = Turned off 1 = 150 ohm 2 = 75 ohm 3 = 50 ohm | | 4 | ODTEn4StartB<br>urst | RW<br>0x0 | DDR Controller I/O Buffer ODT Enable 0 = ODT disable 1 = ODT enable | | 8:5 | DDR2PADCom<br>pPowerDown | 0xF | O = Power down of DDR1/DDR2 PAD receiver When the receiver is powered down, a simple CMOS receiver is activated. NOTE: This mode is only valid when working with a 16-bit DDR interface. | | 31:9 | Reserved | RES | Reserved | #### **PCI Express Interface Registers A.6** Table 107: PCI Express Register Map Table | Register Name | Offset | Table & Page | |---------------------------------------------------|-----------|-------------------| | PCI Express BAR Control Registers | | | | PCI Express BAR1 Control Register | 0x41804 | Table 108, p. 129 | | PCI Express BAR2 Control Register | 0x41808 | Table 109, p. 129 | | PCI Express Expansion ROM BAR Control Register | 0x4180C | Table 110, p. 130 | | PCI Express Configuration Requests Generation | Registers | <u> </u> | | PCI Express Configuration Address Register | 0x418F8 | Table 111, p. 130 | | PCI Express Configuration Data Register | 0x418FC | Table 112, p. 131 | | PCI Express Interrupt Registers | | • | | PCI Express Interrupt Cause | 0x41900 | Table 113, p. 131 | | PCI Express Interrupt Mask | 0x41910 | Table 114, p. 134 | | PCI Express Address Window Control Registers | | | | PCI Express Window0 Control Register | 0x41820 | Table 115, p. 134 | | PCI Express Window0 Base Register | 0x41824 | Table 116, p. 135 | | PCI Express Window0 Remap Register | 0x4182C | Table 117, p. 135 | | PCI Express Window1 Control Register | 0x41830 | Table 118, p. 136 | | PCI Express Window1 Base Register | 0x41834 | Table 119, p. 136 | | PCI Express Window1 Remap Register | 0x4183C | Table 120, p. 136 | | PCI Express Window2 Control Register | 0x41840 | Table 121, p. 137 | | PCI Express Window2 Base Register | 0x41844 | Table 122, p. 137 | | PCI Express Window2 Remap Register | 0x4184C | Table 123, p. 137 | | PCI Express Window3 Control Register | 0x41850 | Table 124, p. 138 | | PCI Express Window3 Base Register | 0x41854 | Table 125, p. 138 | | PCI Express Window3 Remap Register | 0x4185C | Table 126, p. 138 | | PCI Express Window4 Control Register | 0x41860 | Table 127, p. 139 | | PCI Express Window4 Base Register | 0x41864 | Table 128, p. 139 | | PCI Express Window4 Remap Register | 0x4186C | Table 129, p. 139 | | PCI Express Window5 Control Register | 0x41880 | Table 130, p. 140 | | PCI Express Window5 Base Register | 0x41884 | Table 131, p. 140 | | PCI Express Window5 Remap Register | 0x4188C | Table 132, p. 140 | | PCI Express Default Window Control Register | 0x418B0 | Table 133, p. 141 | | PCI Express Expansion ROM Window Control Register | 0x418C0 | Table 134, p. 141 | | PCI Express Expansion ROM Window Remap Register | 0x418C4 | Table 135, p. 141 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 127 June 25, 2007, Preliminary Table 107: PCI Express Register Map Table (Continued) | Register Name | Offset | Table & Page | |-------------------------------------------------------------|----------|-------------------| | PCI Express Control and Status Registers | <u> </u> | <u> </u> | | PCI Express Control Register | 0x41A00 | Table 136, p. 142 | | PCI Express Status Register | 0x41A04 | Table 137, p. 143 | | PCI Express Completion Timeout Register | 0x41A10 | Table 138, p. 144 | | PCI Express Flow Control Register | 0x41A20 | Table 139, p. 145 | | PCI Express Acknowledge Timers (1X) Register | 0x41A40 | Table 140, p. 145 | | PCI Express TL Control Register | 0x41AB0 | Table 141, p. 146 | | PCI Express Configuration Header Registers | | | | PCI Express Device and Vendor ID Register | 0x40000 | Table 142, p. 146 | | PCI Express Command and Status Register | 0x40004 | Table 143, p. 146 | | PCI Express Class Code and Revision ID Register | 0x40008 | Table 144, p. 149 | | PCI Express BIST, Header Type and Cache Line Size Register | 0x4000C | Table 145, p. 149 | | PCI Express BAR0 Internal Register | 0x40010 | Table 146, p. 150 | | PCI Express BAR0 Internal (High) Register | 0x40014 | Table 147, p. 150 | | PCI Express BAR1 Register | 0x40018 | Table 148, p. 150 | | PCI Express BAR1 (High) Register | 0x4001C | Table 149, p. 151 | | PCI Express BAR2 Register | 0x40020 | Table 150, p. 151 | | PCI Express BAR2 (High) Register | 0x40024 | Table 151, p. 152 | | PCI Express Subsystem Device and Vendor ID | 0x4002C | Table 152, p. 152 | | PCI Express Expansion ROM BAR Register | 0x40030 | Table 153, p. 152 | | PCI Express Capability List Pointer Register | 0x40034 | Table 154, p. 153 | | PCI Express Interrupt Pin and Line Register | 0x4003C | Table 155, p. 153 | | PCI Express Power Management Capability Header Register | 0x40040 | Table 156, p. 153 | | PCI Express Power Management Control and Status<br>Register | 0x40044 | Table 157, p. 154 | | PCI Express MSI Message Control Register | 0x40050 | Table 158, p. 155 | | PCI Express MSI Message Address Register | 0x40054 | Table 159, p. 155 | | PCI Express MSI Message Address (High) Register | 0x40058 | Table 160, p. 156 | | PCI Express MSI Message Data Register | 0x4005C | Table 161, p. 156 | | PCI Express Capability Register | 0x40060 | Table 162, p. 156 | | PCI Express Device Capabilities Register | 0x40064 | Table 163, p. 157 | | PCI Express Device Control Status Register | 0x40068 | Table 164, p. 158 | | PCI Express Link Capabilities Register | 0x4006C | Table 165, p. 161 | | PCI Express Link Control Status Register | 0x40070 | Table 166, p. 161 | | PCI Express Advanced Error Report Header Register | 0x40100 | Table 167, p. 163 | ### Table 107: PCI Express Register Map Table (Continued) | Register Name | Offset | Table & Page | |------------------------------------------------------------|---------|-------------------| | PCI Express Uncorrectable Error Status Register | 0x40104 | Table 168, p. 163 | | PCI Express Uncorrectable Error Mask Register | 0x40108 | Table 169, p. 165 | | PCI Express Uncorrectable Error Severity Register | 0x4010C | Table 170, p. 165 | | PCI Express Correctable Error Status Register | 0x40110 | Table 171, p. 165 | | PCI Express Correctable Error Mask Register | 0x40114 | Table 172, p. 166 | | PCI Express Advanced Error Capability and Control Register | 0x40118 | Table 173, p. 167 | | PCI Express Header Log First DWORD Register | 0x4011C | Table 174, p. 167 | | PCI Express Header Log Second DWORD Register | 0x40120 | Table 175, p. 168 | | PCI Express Header Log Third DWORD Register | 0x40124 | Table 176, p. 168 | | PCI Express Header Log Fourth DWORD Register | 0x40128 | Table 177, p. 168 | ## A.6.1 PCI Express BAR Control Registers Table 108: PCI Express BAR1 Control Register Offset: 0x41804 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------| | 0 | Bar1En | RW<br>0x1 | BAR1 Enable | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Bar1Size | RW<br>0x3FFF | BAR1 Size BAR sizes range from 64 KByte to 4 GByte in powers of 2. default value: 03FFF = 1 GByte | Table 109: PCI Express BAR2 Control Register Offset: 0x41808 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------| | 0 | Bar2En | RW<br>0x1 | BAR2 Enable | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Bar2Size | RW<br>0x0FFF | BAR2 Size BAR sizes range from 64 KByte to 4 GByte in powers of 2. default value: 0x0FFF = 256 MByte | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 129 Document Classification: Proprietary June 25, 2007, Preliminary Table 110: PCI Express Expansion ROM BAR Control Register Offset: 0x4180C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 0 | ExpROMEn | RW<br>0x0 | Expansion ROM BAR Enable | | 18:1 | Reserved | RSVD<br>0x0 | Reserved | | 21:19 | ExpROMSz | RW<br>0x0 | Expansion ROM Address Bank Size<br>0 = 512: 512 KByte<br>1 = 1024:1024 KByte<br>2 = 2048: 2048 KByte<br>3 = 4093: 4096 KByte | | 31:22 | Reserved | RSVD<br>0x0 | Reserved | ## A.6.2 PCI Express Configuration Cycles Generation Registers Table 111: PCI Express Configuration Address Register Offset: 0x418F8 NOTE: | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|--------------------------| | 1:0 | Reserved | RSVD<br>0x0 | Reserved | | 7:2 | RegNum | RW<br>0x0 | Register Number | | 10:8 | FunctNum | RW<br>0x0 | Function Number | | 15:11 | DevNum | RW<br>0x0 | Device Number | | 23:16 | BusNum | RW<br>0x0 | Bus Number | | 27:24 | ExtRegNum | RW<br>0x0 | Extended Register Number | | 30:28 | Reserved | RSVD<br>0x0 | Reserved | | 31 | ConfigEn | RW<br>0x0 | Configuration Enable Bit | Table 112: PCI Express Configuration Data Register Offset: 0x418FC NOTE: | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ConfigData | RW<br>0x0 | Write access to this register generates a corresponding Configuration TLP on the PCI Express port or an access to the PCI Express port configuration header registers. | ### A.6.3 PCI Express Interrupt Registers Table 113: PCI Express Interrupt Cause Offset: 0x41900 **NOTE:** All bits except bits[27:24] are Read/Write Clear only. A cause bit sets upon an event occurrence. A write of 0 clears the bit. A write of 1 has no affect. Bits[24:27] are set and cleared upon reception of interrupt emulation messages. | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RSVD<br>0x0 | Reserved | | 1 | MDis | RW0C<br>0x0 | Attempt to generate a PCI transaction while the master is disabled. | | 2 | Reserved | RW0C<br>0x0 | Reserved | | 3 | ErrWrToReg | RW0C<br>0x0 | Erroneous write attempt to PCI Express internal register. Set when an erroneous write request to PCI Express internal register is received, either from the PCI Express (EP set) or from the internal bus (bit[64] set). | | 4 | HitDfltWinErr | RW0C<br>0x0 | Hit Default Window Error | | 7:5 | Reserved | RSVD<br>0x0 | Reserved | | 8 | CorErrDet | RW0C<br>0x0 | Correctable Error Detected Indicates status of correctable errors detected by 88F5182. | | 9 | NFErrDet | RW0C<br>0x0 | Non-Fatal Error Detected Indicates status of Non-Fatal errors detected by 88F5182. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 131 Document Classification: Proprietary June 25, 2007, Preliminary Table 113: PCI Express Interrupt Cause (Continued) Offset: 0x41900 **NOTE:** All bits except bits[27:24] are Read/Write Clear only. A cause bit sets upon an event occurrence. A write of 0 clears the bit. A write of 1 has no affect. Bits[24:27] are set and cleared upon reception of interrupt emulation messages. | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | FErrDet | RW0C<br>0x0 | Fatal Error Detected Indicates status of Fatal errors detected by 88F5182. | | 11 | DstateChange | RW0C<br>0x0 | Dstate Change Indication Any change in the Dstate asserts this bit. NOTE: This bit is relevant only for Endpoint. | | 12 | BIST | RW0C<br>0x0 | PCI Express BIST activated BIST is not supported. | | 15:13 | Reserved | RW0C<br>0x0 | Reserved | | 16 | RcvErrFatal | RW0C<br>0x0 | Received ERR_FATAL message Set when a downstream device detected the error and sent an error message upstream. Relevant for Root Complex only. | | 17 | RcvErrNonFatal | RW0C<br>0x0 | Received ERR_NONFATAL message Set when a downstream device detected the error and sent an error message upstream. Relevant for Root Complex only. | | 18 | RcvErrCor | RW0C<br>0x0 | Received ERR_COR message Set when a downstream device detected the error and sent an error message upstream. Relevant for Root Complex only. | | 19 | RcvCRS | RW0C<br>0x0 | Received CRS completion status A downstream PCI Express device can respond to a configuration request with CRS (Configuration Request Retry Status) if it is not ready yet to serve the request. RcvCRS interrupt is set when such a completion status is received. | | 20 | PexSlvHot<br>Reset | RW0C<br>0x0 | Received Hot Reset Indication The bit sets when a hot-reset indication is received from the opposite device on the PCI Express port. NOTE: Sticky bit—not initialized by reset. | | 21 | PexSlvDisLink | RW0C<br>0x0 | Slave Disable Link Indication The bit sets when the opposite device on the PCI Express port is acting as a disable link master, and link was disabled. NOTE: Sticky bit—not initialized by reset. | Table 113: PCI Express Interrupt Cause (Continued) Offset: 0x41900 **NOTE:** All bits except bits[27:24] are Read/Write Clear only. A cause bit sets upon an event occurrence. A write of 0 clears the bit. A write of 1 has no affect. Bits[24:27] are set and cleared upon reception of interrupt emulation messages. | Bits | Field | Type/<br>InitVal | Description | | |------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 22 | PexSlvLb | RW0C<br>0x0 | Slave Loopback Indication The bit sets when the opposite device on the PCI Express port is acting as a loopback master, and loopback mode was entered. NOTE: Sticky bit—not initialized by reset. | | | 23 | PexLinkFail | RW0C<br>0x0 | Link Failure indication PCI Express link dropped from active state (L0, L0s or L1) to Detect state due to link errors. NOTE: When dropping to Detect via Hot Reset, Disable Link or Loopback states, the interrupt is not asserted. Sticky bit—not initialized by reset. | | | 24 | RcvIntA | RO<br>0x0 | IntA status Reflects IntA Interrupt message emulation status. Set when IntA_Assert message received. Cleared when IntA_Deassert message received, or upon link failure scenario (DI_down). NOTE: This bit is not RW0C as some other bits in this register, since it is cleared by the interrupting device downstream. Relevant for Root Complex only. | | | 25 | RcvIntB | RO<br>0x0 | IntB status Reflects IntB Interrupt message emulation status. Set when IntB_Assert message received. Cleared when IntB_Deassert message received, or upon link failure scenario (Dl_down). NOTE: This bit is not RW0C as some other bits in this register, since it is cleared by the interrupting device downstream. Relevant for Root Complex only. | | | 26 | RcvIntC | RO<br>0x0 | IntC status Reflects IntC Interrupt message emulation status. Set when IntC_Assert message received. Cleared when IntC_Deassert message received, or upon link failure scenario (Dl_down). NOTE: This bit is not RW0C as some other bits in this register, since it is cleared by the interrupting device downstream. Relevant for Root Complex only. | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 133 Document Classification: Proprietary June 25, 2007, Preliminary Table 113: PCI Express Interrupt Cause (Continued) Offset: 0x41900 **NOTE:** All bits except bits[27:24] are Read/Write Clear only. A cause bit sets upon an event occurrence. A write of 0 clears the bit. A write of 1 has no affect. Bits[24:27] are set and cleared upon reception of interrupt emulation messages. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | RcvIntD | RO<br>0x0 | IntDn status Reflects IntD Interrupt message emulation status. Set when IntD_Assert message received. Cleared when IntD_Deassert message received, or upon link failure scenario (Dl_down). NOTE: This bit is not RW0C as some others bit in this register, since it is cleared by the interrupting device downstream. Relevant for Root Complex only. | | 31:28 | Reserved | RSVD<br>0x0 | Reserved | Table 114: PCI Express Interrupt Mask Offset: 0x41910 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | Mask bit per cause bit. If a bit is set to 1, the corresponding event is enabled. Mask does not affect setting of the Interrupt Cause register bits; it only affects the assertion of the interrupt. NOTE: Bits [23:20] are sticky bits—not initialized by reset. | ### A.6.4 PCI Express Address Window Control Registers Table 115: PCI Express Window0 Control Register Offset: 0x41820 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window0 Enable 0 = Disabled: Window is disabled. 1 = Enabled: Window is enabled. | | 1 | BarMap | RW<br>0x0 | Mapping to BAR 0 = BAR1: Window is mapped to BAR1. 1 = BAR2: Window is mapped to BAR2. | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | ### Table 115: PCI Express Window0 Control Register (Continued) Offset: 0x41820 | Bits | Field | Type/<br>InitVal | Description | |-------|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window. See Section 2.2 "PCI Express Address Map" on page 13. | | 15:8 | Attr | RW<br>0x0E | Target specific attributes depending on the target interface. See Section 2.2 "PCI Express Address Map" on page 13. | | 31:16 | Size | RW<br>0x0FFF | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as a sequence of 1's followed by a sequence of 0's. The number of 1's specifies the size of the window in 64 KByte granularity. (A value of 0x0FFF specifies 256 MByte). | ### Table 116: PCI Express Window0 Base Register Offset: 0x41824 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0000 | Base Address Used with the <size> field to set the address window size and location. Corresponds to transaction address [31:16].</size> | ### Table 117: PCI Express Window0 Remap Register Offset: 0x4182C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address Used with the <size> field to specifies address bits[31:0] to be driven to the target interface.</size> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 135 Document Classification: Proprietary Table 118: PCI Express Window1 Control Register Offset: 0x41830 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window Enable. | | 1 | BarMap | RW<br>0x0 | Mapping To BAR 0 = BAR1: Window is mapped to BAR1. 1 = BAR2: Window is mapped to BAR2. | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window: | | 15:8 | Attr | RW<br>0x0D | Target specific attributes depending on the target interface. | | 31:16 | Size | RW<br>0x0FFF | Window Size (A value of 0x0FFF specifies 256 MByte). | Table 119: PCI Express Window1 Base Register Offset: 0x41834 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x1000 | Base Address | Table 120: PCI Express Window1 Remap Register Offset: 0x4183C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address | Table 121: PCI Express Window2 Control Register Offset: 0x41840 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window Enable | | 1 | BarMap | RW<br>0x0 | Mapping To BAR 0 = BAR1: Window is mapped to BAR1. 1 = BAR2: Window is mapped to BAR2. | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window. | | 15:8 | Attr | RW<br>0x0B | Target specific attributes depending on the target interface. | | 31:16 | Size | RW<br>0x0FFF | Window Size | Table 122: PCI Express Window2 Base Register Offset: 0x41844 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x2000 | Base Address | Table 123: PCI Express Window2 Remap Register Offset: 0x4184C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address | Doc. No. MV-S400130-00 Rev. 0.5 Table 124: PCI Express Window3 Control Register Offset: 0x41850 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window Enable. Window is disabled by default. | | 1 | BarMap | RW<br>0x0 | Mapping To BAR 0 = BAR1: Window is mapped to BAR1. 1 = BAR2: Window is mapped to BAR2. | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window. | | 15:8 | Attr | RW<br>0x07 | Target specific attributes depending on the target interface. | | 31:16 | Size | RW<br>0x0FFF | Window Size | Table 125: PCI Express Window3 Base Register Offset: 0x41854 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x3000 | Base Address | Table 126: PCI Express Window3 Remap Register Offset: 0x4185C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address | # Table 127: PCI Express Window4 Control Register Offset: 0x41860 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window Enable | | 1 | BarMap | RW<br>0x1 | Mapping To BAR 0 = BAR1: Window is mapped to BAR1. 1 = BAR2: Window is mapped to BAR2. | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x1 | Specifies the unit ID (target interface) associated with this window. | | 15:8 | Attr | RW<br>0x1B | Target specific attributes depending on the target interface. | | 31:16 | Size | RW<br>0x07FF | Window Size (A value of 0x07FF specifies 128 MByte). | ### Table 128: PCI Express Window4 Base Register Offset: 0x41864 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xF000 | Base Address | # Table 129: PCI Express Window4 Remap Register Offset: 0x4186C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 139 Document Classification: Proprietary June 25, 2007, Preliminary Table 130: PCI Express Window5 Control Register Offset: 0x41880 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window Enable | | 1 | BarMap | RW<br>0x1 | Mapping To BAR 0 = BAR1: Window is mapped to BAR1. 1 = BAR2: Window is mapped to BAR2. | | 3:2 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x1 | Specifies the unit ID (target interface) associated with this window. | | 15:8 | Attr | RW<br>0x0F | Target specific attributes depending on the target interface. | | 31:16 | Size | RW<br>0x07FF | Window Size (A value of 0x07FF specifies 128 MByte). | Table 131: PCI Express Window5 Base Register Offset: 0x41884 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------| | 15:0 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base | RW<br>0xF800 | Base Address | Table 132: PCI Express Window5 Remap Register Offset: 0x4188C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address | ### Table 133: PCI Express Default Window Control Register Offset: 0x418B0 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------| | 3:0 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window: | | 15:8 | Attr | RW<br>0x0 | Target specific attributes depending on the target interface. | | 31:16 | Reserved | RSVD<br>0x0 | Reserved | ### Table 134: PCI Express Expansion ROM Window Control Register Offset: 0x418C0 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------| | 3:0 | Reserved | RSVD<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x1 | Specifies the unit ID (target interface) associated with this window. | | 15:8 | Attr | RW<br>0x0F | Target specific attributes depending on the target interface. | | 31:16 | Reserved | RSVD<br>0x0 | Reserved | ### Table 135: PCI Express Expansion ROM Window Remap Register Offset: 0x418C4 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------| | 0 | RemapEn | RW<br>0x0 | Remap Enable Bit 0 = Disabled: Remap disabled. 1 = Enabled: Remap enabled. | | 15:1 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Remap | RW<br>0x0 | Remap Address | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 141 ## A.6.5 PCI Express Control and Status Registers Table 136: PCI Express Control Register Offset: 0x41A00 | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RSVD<br>0x1 | Reserved<br>Must write 1. | | 1 | ConfRoot<br>Complex | RO<br>0x0 | PCI Express Device Type Control 0 = Endpoint: Endpoint device (downstream device / upstream link). 1 = Root: Root Complex device. (upstream device / downstream link). NOTE: Cannot be configured during operation, must be configured only by reset strapping or from TWSI during auto_loader. | | 2 | CfgMapTo<br>MemEn | RW<br>0x1 | Configuration Header Mapping to Memory Space Enable When enabled, the configuration header registers can be accessed directly through the memory space. Access is enabled both from the internal bus and from the PCI Express port. 0x0 = Disabled: Mapping disabled. 0x1 = Enabled: Mapping enabled. | | 7:3 | Reserved | RSVD<br>0x1 | Reserved | | 9:8 | Reserved | RSVD<br>0x3 | Reserved Must write 0x3. | | 15:10 | Reserved | RSVD<br>0x0 | Reserved | | 23:16 | Reserved | RSVD<br>0x14 | Reserved Must write 0x14. | | 24 | ConfMstr<br>HotReset | RW<br>0x0 | Master Hot-Reset When set, a hot-reset command is transmitted downstream, causing the downstream PCI Express hierarchy to enter a hot-reset cycle. This bit can be set only if LnkDis in the PCI Express Link Control Status Register and bit[26] of this register are cleared. Activation procedure: 1. Set this bit to trigger a hot-reset cycle. 2. Poll DLDown de-assertion (PCI Express Status Register, bit 0) to ensure hot-reset cycle is done. 3. Clear this bit to exit to detect and re-establish the PCI-Express link. NOTE: This bit should be used only when working in Root Complex mode. | | 25 | Reserved | RSVD<br>0x0 | Reserved | # Table 136: PCI Express Control Register (Continued) Offset: 0x41A00 | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | ConfMstrLb | RW<br>0x0 | Master Loopback When set, a loopback command is transmitted downstream, causing the downstream device to transmit back the traffic that it receives. This bit can be set only if bits[24] of this register and <lnkdis> in the PCI Express Link Control Status Register are cleared. NOTE: Use this bit only when working in Root Complex mode.</lnkdis> | | 27 | ConfMstrDis<br>Scrmb | RW<br>0x0 | Master Disable Scrambling When set, a scrambling disable command is transmitted downstream, causing the scrambling to be disabled on both sides of the link. NOTE: This should be programmed before the start of link initialization. | | 28 | Reserved | RSVD<br>0x0 | Reserved Must write 0. | | 31:29 | Reserved | RSVD<br>0x0 | Reserved | ## Table 137: PCI Express Status Register Offset: 0x41A04 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DLDown | RO | DL_Down indication 0 = Active: DL is up 1 = Inactive: DL is down | | 4:1 | Reserved | RSVD<br>0x0 | Reserved | | 7:5 | Reserved | RSVD<br>0x0 | Reserved | | 15:8 | PexBusNum | RW<br>0x0 | Bus Number Indication This field is used in the RequesterID field of the transmitted TLPs. In Endpoint mode, the field updates whenever a CfgWr access is received. | | 20:16 | PexDevNum | RW<br>0x0 | Device Number Indication This field is used in the RequesterID field of the transmitted TLPs. In Endpoint mode, the field updates whenever a CfgWr access is received. | | 23:21 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 143 Document Classification: Proprietary June 25, 2007, Preliminary Table 137: PCI Express Status Register (Continued) Offset: 0x41A04 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | PexSlvHot<br>Reset | RO<br>0x0 | Slave Hot Reset Indication This field sets when the opposite device on the PCI Express port acts as a hot-reset master, and a hot-reset indication is received. | | 25 | PexSlvDisLink | RO<br>0x0 | Slave Disable Link Indication This field sets when the opposite device on the PCI Express port acts as a disable link master, and a link disabled indication is received. | | 26 | PexSlvLb | RO<br>0x0 | Slave Loopback Indication This field sets when the opposite device on the PCI Express port acts as a loopback master, and a loopback indication is received. | | 27 | PexSlvDis<br>Scrmb | RO<br>0x0 | Slave Disable Scrambling Indication This field sets when the opposite device on the PCI Express port acts as a disable scrambling master, and a scrambling disabled indication is received. | | 31:28 | Reserved | RSVD<br>0x0 | Reserved | Table 138: PCI Express Completion Timeout Register Offset: 0x41A10 | Bits | Field | Type/<br>InitVal | Description | |-------|------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | ConfCmpToThrshld | RW<br>0x2710 | Completion Timeout Threshold This field controls the size of the completion timeout interval. The NP request is cleared from MCT within -0% +100% of the timeout value. NOTE: Timescale: 256*symbol_time = 1 µs | | 31:16 | Reserved | RSVD<br>0x0 | Reserved | Table 139: PCI Express Flow Control Register Offset: 0x41A20 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ConfPhInitFc | RW<br>0x0 | Posted Headers Flow Control Credit Initial Value | | 15:8 | ConfNphInitFc | RW<br>0x8 | Non-Posted Headers Flow Control Credit Initial Value | | 23:16 | ConfChInitFc | RW<br>0x0 | Completion Headers Flow Control Credit Initial Value Infinite. | | 31:24 | ConfFc<br>UpdateTo | RW<br>0x78 | Flow Control Update Timeout This field controls the Flow Control update interval period. NOTE: Timescale: 64*symbol_time = 256 ns 0x0 = Disabled. No timeout mechanism on update FC. Minimum Value: 120 (30 μs) Maximum Value: 180 (45 μs) NOTE: When extended sync is enabled the check threshold should be configured to 120 μs. | Table 140: PCI Express Acknowledge Timers (1X) Register Offset: 0x41A40 | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | AckLatTOX1 | RW<br>0x4 | Acknowledge Latency Timer Timeout Value for 1X Link Used when the PHY link width Auto-Negotiation result is 1X. NOTE: Timescale: symbol_time = 4 ns Minimum Value: 4 (4 symbol times) Maximum Value: 237 (237symbol times) | | 31:16 | AckRplyTOX1 | RW<br>0x320 | Acknowledge Replay Timer Timeout Value for 1X NOTE: Timescale: symbol_time = 4 ns | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 145 Document Classification: Proprietary June 25, 2007, Preliminary Table 141: PCI Express TL Control Register Offset: 0x41AB0 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 31:0 | Reserved | RSVD<br>0x0 | Reserved | ### A.6.6 PCI Express Configuration Header Registers Table 142: PCI Express Device and Vendor ID Register Offset: 0x40000 Configuration: 0x0 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|-----------------------------------------------------------------------------------| | 15:0 | VenID | RO<br>0x11AB | Vendor ID This field identifies Marvell <sup>®</sup> as the Vendor of the device. | | 31:16 | DevID | RO<br>0x5182 | Device ID | Table 143: PCI Express Command and Status Register Offset: 0x40004 Configuration: 0x4 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | IOEn | RW<br>0x0 | IO Space Enable. The IO space is not enabled; therefore, this bit is not functional. | | 1 | MemEn | RW<br>0x0 | Memory Space Enable Controls 88F5182 response to PCI Express memory accesses. 0 = Disable: All Memory accesses from PCI Express are completed as Unsupported Requests. 1 = Enable: | Table 143: PCI Express Command and Status Register (Continued) Offset: 0x40004 Configuration: 0x4 | | Offset: 0x40004 Configuration: 0x4 | | | | | |------|------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Type/<br>InitVal | Description | | | | 2 | MasEn | RW<br>0x0 | Master Enable This bit controls the ability of the 88F5182 to act as a master on the PCI Express port. When set to 0, no memory or I/O read/write request packets are generated to PCI Express. 0 = Disable: Neither memory nor I/O requests are transmitted to the PCI-E port. 1 = Enable: Memory and I/O requests are transmitted to the PCI-E port. NOTE: Message Signal Interrupts (MSI) are memory write requests, and as such are disabled in accordance to this bit. Messages and completions are transmitted to the PCI Express regardless of the setting of this bit. | | | | 5:3 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express devices. This bit is hardwired to 0. | | | | 6 | PErrEn | RW<br>0x0 | Parity Error Enable This bit controls the ability of the 88F5182 to respond to poisoned data errors as a requestor (master) on the PCI Express port. Controls MasDataPerr status bit assertion in PCMDSTT register. 0 = Disabled: MasDataPerr assertion is disabled. 1 = Enabled: MasDataPerr assertion is enabled. NOTE: The setting of this bit does not affect the DetectedPErr status bit. | | | | 7 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express. This bit is hardwired to 0. | | | | 8 | SErrEn | RW<br>0x0 | This bit controls the ability of the 88F5182 to report fatal and non-fatal errors to the Root Complex. This bit affects both assertion of SSysErr status bit[30] in this register and uncorrectable error message generation. 0 = Disabled: SSysErr assertion is disabled. 1 = Enabled: SSysErr assertion is enabled. In addition uncorrectable error messages generation is enabled. NOTE: PCI Express uncorrectable error messages are reported if enabled either through this bit or through bits NFErrRepEn or FErrRepEn in Table 164, "PCI Express Device Control Status Register". | | | | 9 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express. This bit is hardwired to 0. | | | | 10 | IntDis | RW<br>0x0 | Interrupt Disable This bit controls the ability of the 88F5182 to generate interrupt emulation messages. When set, interrupt messages are not generated. 0 = Enabled: Interrupt messages enabled. 1 = Disabled: Interrupt messages disabled. Root Complex mode: this bit has no affect, received interrupt messages are still forwarded to the internal interface. | | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 147 Document Classification: Proprietary June 25, 2007, Preliminary Table 143: PCI Express Command and Status Register (Continued) Offset: 0x40004 Configuration: 0x4 | | Office: 0x40004 Configuration: 0x4 | | | | |-------|------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Type/<br>InitVal | Description | | | 18:11 | Reserved | RSVD<br>0x0 | This bit is hardwired to 0. | | | 19 | IntStat | RO<br>0x0 | Interrupt Status When set, this bit indicates that an interrupt message is pending internally in the device. 0 = Disabled: No interrupt asserted. 1 = Enabled: Interrupt asserted. | | | 20 | CapList | RO<br>0x1 | Capability List Support This bit indicates that the 88F5182 configuration header includes capability list. This bit is hardwired to 1, since this is always supported in PCI Express. | | | 23:21 | Reserved | RSVD<br>0x0 | This bit is hardwired to 0. | | | 24 | MasDataPerr | SC<br>0x0 | Master Data Parity Error Set by the 88F5182 when poisoned data is detected as a requestor (master). Set when PErrEn bit[6] is set and either: • Poisoned completion is received for the PCI-E port or • Poisoned TLP is transmitted to the PCI-E port. Write 1 to clear. | | | 26:25 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express. These bits are hardwired to 0. | | | 27 | STarAbort | SC<br>0x0 | Signaled Target Abort This bit is set when the 88F5182, as a completer (target), completes a transaction as a Completer Abort. Write 1 to clear. | | | 28 | RTAbort | SC<br>0x0 | Received Target Abort This bit is set when the 88F5182, as a requester (master), receives a completion with the status Completer Abort. Write 1 to clear. | | | 29 | RMAbort | SC<br>0x0 | Received Master Abort. This bit is set when the 88F5182, as a requester (master), receives a completion with the status Unsupported Request. Write 1 to clear. | | | 30 | SSysErr | SC<br>0x0 | Signalled System Error This bit is set when the 88F5182 sends an ERR_FATAL or ERR_NONFATAL message. This bit is not set if the <serren> field in this register is de-asserted. Write 1 to clear.</serren> | | ## Table 143: PCI Express Command and Status Register (Continued) Offset: 0x40004 Configuration: 0x4 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | DetParErr | SC<br>0x0 | Detected Parity Error This bit is set when the 88F5182 receives a poisoned TLP. NOTE: The bit is set regardless of the state of the <perren> bit in this register. Write 1 to clear.</perren> | ## Table 144: PCI Express Class Code and Revision ID Register Offset: 0x40008 Configuration: 0x8 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|-------------------------------------------| | 7:0 | RevID | RO<br>0x0 | 88F5182 Revision Number | | 15:8 | ProgIF | RO<br>0x0 | Register Level Programming Interface | | 23:16 | SubClass | RO<br>0x80 | 88F5182 Sub class—Other Memory Controller | | 31:24 | BaseClass | RO<br>0x05 | 88F5182 Base Class—Memory Controller | ## Table 145: PCI Express BIST, Header Type and Cache Line Size Register Offset: 0x4000C Configuration: 0xC | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|--------------------------------------------------------------------------------| | 7:0 | CacheLine | RW<br>0x00 | 88F5182 Cache Line Size | | 15:8 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express. This bit is hardwired to 0. | | 23:16 | HeadType | RO<br>0x0 | 88F5182 Configuration Header Type Type 0 single-function configuration header. | | 27:24 | BISTComp | RO<br>0x0 | BIST Completion Code 0x0 = BIST passed. Other = BIST failed. | | 29:28 | Reserved | RSVD<br>0x0 | Reserved | | 30 | BISTAct | RO<br>0x0 | BIST Activate bit BIST is not supported. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 149 Document Classification: Proprietary June 25, 2007, Preliminary Table 145: PCI Express BIST, Header Type and Cache Line Size Register (Continued) Offset: 0x4000C Configuration: 0xC | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------------------------------------| | 31 | BISTCap | RO<br>0x0 | BIST Capable Bit BIST is not supported. This bit must be set to 0. | Table 146: PCI Express BAR0 Internal Register Offset: 0x40010 Configuration: 0x10 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------| | 0 | Space | RO<br>0x0 | Memory Space Indicator. | | 2:1 | Туре | RO<br>0x2 | BAR Type. BAR can be located in 64-bit memory address space. | | 3 | Prefetch | RO<br>0x1 | Prefetch Enable Indicates that pre-fetching is enabled. | | 19:4 | Reserved | RSVD<br>0x0 | Reserved | | 31:20 | Base | RW<br>0xD00 | Internal register memory Base Address Indicates a 1 MByte address space. Corresponds to address bits[31:20]. | ## Table 147: PCI Express BAR0 Internal (High) Register Offset: 0x40014 Configuration: 0x14 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------| | 31:0 | Base | RW<br>0x0 | Base address Corresponds to address bits[63:32]. | Table 148: PCI Express BAR1 Register Offset: 0x40018 Configuration: 0x18 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------| | 0 | Space | RO<br>0x0 | Memory Space Indicator | # Table 148: PCI Express BAR1 Register (Continued) Offset: 0x40018 Configuration: 0x18 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:1 | Туре | RO<br>0x2 | BAR Type BAR can be located in 64-bit memory address space. | | 3 | Prefetch | RO<br>0x1 | Prefetch Enable Indicates that pre-fetching is enabled. | | 15:4 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base/Reserved | RSVD<br>0x0000 | Base address Defined according to Table 108, "PCI Express BAR1 Control Register". Indicates a 64-KByte up to 4-GByte address space. Corresponds to address bits[31:16]. | # Table 149: PCI Express BAR1 (High) Register Offset: 0x4001C Configuration: 0x1C | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------| | 31:0 | Base | RW<br>0x0 | Base address Corresponds to address bits[63:32]. | ### Table 150: PCI Express BAR2 Register Offset: 0x40020 Configuration: 0x20 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Space | RO<br>0x0 | Memory Space Indicator | | 2:1 | Туре | RO<br>0x2 | BAR Type BAR can be located in 64-bit memory address space. | | 3 | Prefetch | RO<br>0x1 | Prefetch Enable Indicates that pre-fetching is enabled. | | 15:4 | Reserved | RSVD<br>0x0 | Reserved | | 31:16 | Base/Reserved | RSVD<br>0xF000 | Base address Defined according to Table 109, "PCI Express BAR2 Control Register". Indicates 64-KByte up to 4-GByte address space. Corresponds to address bits[31:16]. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 151 Document Classification: Proprietary June 25, 2007, Preliminary Table 151: PCI Express BAR2 (High) Register Offset: 0x40024 Configuration: 0x24 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------| | 31:0 | Base | RW<br>0x0 | Base address Corresponds to address bits[63:32]. | Table 152: PCI Express Subsystem Device and Vendor ID Offset: 0x4002C Configuration: 0x2C | Bits | Field | Type/<br>InitVal | Description | |-------|---------|------------------|----------------------------------------------------------------------------------------| | 15:0 | SSVenID | RO<br>0x11AB | Subsystem Manufacturer ID Number<br>The default is the Marvell <sup>®</sup> Vendor ID. | | 31:16 | SSDevID | RO<br>0x11AB | Subsystem Device ID Number The default is the Marvell Vendor ID. | Table 153: PCI Express Expansion ROM BAR Register Offset: 0x40030 Configuration: 0x30 **NOTE:** If expansion ROM is not enabled via the ExpROMEn bit[0] in Table 110, "PCI Express Expansion ROM BAR Control Register", this register is Reserved. | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | RomEn | RW<br>0x0 | Expansion ROM Enable 0 = Disabled: 1 = Enabled: NOTE: 88F5182 expansion ROM address space is enabled only if both this bit (RomEn) and <memen> in the PCI Express Command and Status Register (Table 143 p. 146) are set.</memen> | | 18:1 | Reserved | RSVD<br>0x0 | Reserved | | 21:19 | RomBase/<br>Reserved | RSVD<br>0x0 | These bits are defined according to field <expromsz> in the PCI Express Expansion ROM BAR Control Register (Table 110 p. 130). When ROM Size is: 0 = 512KByteSpace: Bits[21:19] are used as Expansion ROM Base Address[21:19]. 1 = 1MByteSpace: Bits[21:20] are used as Expansion ROM Base Address[21:20], and bit[19] is reserved. 2 = 2MByteSpace: Bits[21] used as Expansion ROM Base Address[21], and bits[20:19] are reserved. 3 = 4MByteSpace: Bits[21:19] are reserved.</expromsz> | | 31:22 | RomBase | RW<br>0x0 | Expansion ROM Base Address[31:22] | ## Table 154: PCI Express Capability List Pointer Register Offset: 0x40034 Configuration: 0x34 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CapPtr | RO<br>0x40 | Capability List Pointer The current value in this field points to the PCI Power Management capability set in the PCI Express Power Management Capability Header Register (Table 156 p. 153) at offset 0x40. | | 31:8 | Reserved | RSVD<br>0x0 | Reserved | # Table 155: PCI Express Interrupt Pin and Line Register Offset: 0x4003C Configuration: 0x3C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------| | 7:0 | IntLine | RW<br>0x00 | Provides interrupt line routing information. | | 15:8 | IntPin | RO<br>0x01 | Indicates that 88F5182 is using INTA in the interrupt emulation messages. | | 31:16 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express This field is hardwired to 0. | ## Table 156: PCI Express Power Management Capability Header Register Offset: 0x40040 Configuration: 0x40 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------| | 7:0 | CapID | RO<br>0x01 | Capability ID Current value identifies the PCI Power Management capability. | | 15:8 | NextPtr | RO<br>0x50 | Next Item Pointer Current value points to MSI capability. | | 18:16 | PMCVer | RO<br>0x2 | PCI Power Management Capability Version. | | 20:19 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express This field must be hardwired to 0. | | 21 | DSI | RO<br>0x0 | Device Specific Initialization 88F5182 does not requires device specific initialization. | | 24:22 | AuxCur | RO<br>0x0 | Auxiliary Current Requirements | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 153 Document Classification: Proprietary June 25, 2007, Preliminary Table 156: PCI Express Power Management Capability Header Register (Continued) Offset: 0x40040 Configuration: 0x40 | Bits | Field | Type/<br>InitVal | Description | |-------|--------|------------------|------------------------------------------------------------------------------------------------------------------| | 25 | D1Sup | RO<br>0x0 | This bit indicates whether the device supports D1 Power Management state. The 88F5182 does not support D1 state. | | 26 | D2Sup | RO<br>0x0 | This bit indicates whether the device supports D2 Power Management state. The 88F5182 does not support D2 state. | | 31:27 | PMESup | RO<br>0x00 | This field indicates whether the device supports PM Event generation. The 88F5182 does not support the PMEn pin. | Table 157: PCI Express Power Management Control and Status Register Offset: 0x40044 Configuration: 0x44 | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | PMState | RW<br>0x0 | Power State This field controls the Power Management state of the 88F5182. The device supports all Power Management states. 0 = D0: 1 = D1: 2 = D2: 3 = D3: | | 7:2 | Reserved | RSVD<br>0x0 | Reserved | | 8 | PMEEn | RW<br>0x0 | PM_PME Message Generation Enable 0 = Disabled 1 = Enabled NOTE: Sticky bit—not initialized by hot reset. | | 12:9 | PMDataSel | RW<br>0x0 | Data Select This 4-bit field is used to select which data is to be reported through the <pmdatascale> and <pmdata> fields of this register.</pmdata></pmdatascale> | | 14:13 | PMDataScale | RO<br>0x0 | Data Scale Indicated the scaling factor to be used when interpreting the value of the <pmdata> field of this register. The read value depends on the setting of the <pmdatasel> field of this register.</pmdatasel></pmdata> | | 15 | PMEStat | RW<br>0x0 | PME Status Write 1 to clear. NOTE: Sticky bit—not initialized by hot reset. | | 23:16 | Reserved | RSVD<br>0x0 | Does not apply to PCI Express. This field must be hardwired to 0. | ## Table 157: PCI Express Power Management Control and Status Register (Continued) Offset: 0x40044 Configuration: 0x44 | Bits | Field | Type/<br>InitVal | Description | |-------|--------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:24 | PMData | RO<br>0x0 | State Data This field is used to report the state dependent data requested by the <pmdatasel> field of this register. The value of this field is scaled by the value reported by the <pmdatascale> field of this register.</pmdatascale></pmdatasel> | ## Table 158: PCI Express MSI Message Control Register Offset: 0x40050 Configuration: 0x50 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CapID | RO<br>0x5 | Capability ID The current value of this field identifies the PCI MSI capability. | | 15:8 | NextPtr | RO<br>0x60 | Next Item Pointer The current value of this field points to PCI Express capability. | | 16 | MSIEn | RW<br>0x0 | MSI Enable This bit controls the 88F5182 interrupt signaling mechanism. 0 = Disabled: Interrupts are signalled through the interrupt emulation messages. 1 = Enabled: Interrupts are signaled through MSI mechanism. | | 19:17 | MultiCap | RO<br>0x0 | Multiple Message Capable The 88F5182 is capable of driving a single message. | | 22:20 | MultiEn | RW<br>0x0 | Multiple Messages Enable The number of messages the system allocates to the 88F5182 (This number must be smaller or equal to what is in the <a href="MultiCap">MultiCap</a> field). | | 23 | Addr64 | RO<br>0x1 | 64-bit Addressing Capable This field indicates whether the 88F5182 is capable of generating a 64-bit message address. 0 = Not Capable: 1 = Capable: | | 31:24 | Reserved | RSVD<br>0x0 | Reserved | ## Table 159: PCI Express MSI Message Address Register Offset: 0x40054 Configuration: 0x54 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 1:0 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 155 Document Classification: Proprietary June 25, 2007, Preliminary Table 159: PCI Express MSI Message Address Register (Continued) Offset: 0x40054 Configuration: 0x54 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------------------------------------------------| | 31:2 | MSIAddr | RW<br>0x0 | Message Address<br>This field corresponds to Address[31:2] of the MSI MWr TLP. | Table 160: PCI Express MSI Message Address (High) Register Offset: 0x40058 Configuration: 0x58 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------------------------------------------------| | 31:0 | MSIAddrh | RW<br>0x0 | Message Upper Address<br>This field corresponds to Address[63:32] of the MSI MWr TLP. | Table 161: PCI Express MSI Message Data Register Offset: 0x4005C Configuration: 0x5C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------| | 15:0 | MSIData | RW<br>0x0 | Message Data | | 31:16 | Reserved | RSVD<br>0x0 | Reserved | Table 162: PCI Express Capability Register Offset: 0x40060 Configuration: 0x60 | Bits | Field | Type/<br>InitVal | Description | |-------|---------|------------------|--------------------------------------------------------------------------------------------------------------| | 7:0 | CapID | RO<br>0x10 | Capability ID The current value of this field identifies the PCI PE capability. | | 15:8 | NextPtr | RO<br>0x0 | Next Item Pointer The current value of this field points to the end of the capability list (NULL). | | 19:16 | CapVer | RO<br>0x1 | Capability Version This field indicates the PCI Express Base spec 1.0 version of the PCI-Express capability. | | 23:20 | DevType | RO<br>0x0 | Device/Port Type | | 24 | SlotImp | RO<br>0x0 | Slot Implemented hardwired to 0. | # Table 162: PCI Express Capability Register (Continued) Offset: 0x40060 Configuration: 0x60 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|------------------------------------------------------| | 29:25 | IntMsgNum | RO<br>0x0 | Interrupt Message Number This bit is hardwired to 0. | | 31:30 | Reserved | RSVD<br>0x0 | Reserved | ## Table 163: PCI Express Device Capabilities Register Offset: 0x40064 Configuration: 0x64 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | MaxPldSizeSup | RO<br>0x0 | Maximum Payload Size Supported 128B MPS support. | | 5:3 | Reserved | RO<br>0x0 | Reserved These bits are hardwired to 0. | | 8:6 | EPL0sAccLat | RO<br>0x2 | Endpoint L0s Acceptable Latency This field indicates the amount of latency that can be absorbed by the 88F5182 due to the transition from L0s to L0. $0 = \text{Under64ns: Less than 64 ns.}$ $1 = 64\text{to}128\text{ns: }64 \text{ ns}-128 \text{ ns.}$ $2 = 128\text{to}256\text{ns: }128 \text{ ns}-256 \text{ ns.}$ $3 = 256\text{to}512\text{ns: }256 \text{ ns}-512 \text{ ns.}$ $4 = 512\text{nsto}1\text{us: }512 \text{ ns}-1 \text{ µs.}$ $5 = 1\text{to}2\text{us: }1 \text{ µs}-2 \text{ µs.}$ $6 = 2\text{to}4\text{us: }2 \text{ µs}-4 \text{ µs.}$ $7 = \text{Above4us: more than 4 µs.}$ | | 11:9 | EPL1AccLat | RO<br>0x0 | Endpoint L1 Acceptable Latency This field indicates the amount of latency that can be absorbed by the 88F5182 due to the transition from L1 to L0. The current value specifies less than 1 µs. | | 12 | AttButPrs | RO<br>0x0 | Attention Button Present 0x0 = Not Implemented: Attention button is not implemented on the card/ module. 0x1 = Implemented: Attention button is implemented on the card/module. | | 13 | AttIndPrs | RO<br>0x0 | Attention Indicator Present 0 = Not Implemented: Attention indicator is not implemented on the card/module. 1 = Implemented: Attention indicator is implemented on the card/module. | Table 163: PCI Express Device Capabilities Register (Continued) Offset: 0x40064 Configuration: 0x64 | | T | | | |-------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Type/<br>InitVal | Description | | 14 | PwrIndPrs | RO<br>0x0 | Power Indicator Present 0 = Not Implemented: Power indicator is not implemented on the card/module. 1 = Implemented: Power indicator is implemented on the card/module. | | 17:15 | Reserved | RSVD<br>0x0 | Reserved | | 25:18 | CapSPLVal | RO<br>0x0 | Captured Slot Power Limit Value | | 27:26 | CapSPLScl | RO<br>0x0 | Captured Slot Power Limit Scale | | 31:28 | Reserved | RSVD<br>0x0 | Reserved | Table 164: PCI Express Device Control Status Register Offset: 0x40068 Configuration: 0x68 | Bits | Field | Type/<br>InitVal | Description | |------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | CorErrRepEn | RW<br>0x0 | Correctable Error Reporting Enable 0 = Disabled: ERR_COR error messages are masked. Status bit is not masked. 1 = Enabled: ERR_COR error messages enabled. In Root Complex mode, reporting of errors is internal to status registers only. An external error message must not be generated; therefore, always write 0x0. NOTE: ERR_NONFATAL error messages are still enabled when this field is 0, if the <serren> bit in the Table 143, "PCI Express Command and Status Register" is set.</serren> | | 1 | NFErrRepEn | RW<br>0x0 | Non-Fatal Error Reporting Enable 0 = Disabled: ERR_NONFATAL error messages are masked. Status bit is not masked. 1 = Enabled: ERR_NONFATAL error messages enabled. In Root Complex mode, reporting of errors is internal to status registers only. An external error message must not be generated, therefore always write 0x0. NOTE: ERR_NONFATAL error messages are still enabled when this field is 0, if the <serren> bit in Table 143, "PCI Express Command and Status Register" is set.</serren> | Table 164: PCI Express Device Control Status Register (Continued) Offset: 0x40068 Configuration: 0x68 | | Onset: 0x40000 Somiguration: 0x00 | | | | |------|-----------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Type/<br>InitVal | Description | | | 2 | FErrRepEn | RW<br>0x0 | Fatal Error Reporting Enable 0 = Disabled: ERR_FATAL error messages are masked. Status bit is still affected. 1 = Enabled: ERR_FATAL error messages enabled. In Root Complex mode, reporting of errors is internal to status registers only. An external error message must not be generated; therefore, always write 0x0. NOTE: ERR_FATAL error messages are still enabled when this field is 0, if the <serren> bit in Table 143, "PCI Express Command and Status Register" is set.</serren> | | | 3 | URRepEn | RW<br>0x0 | Unsupported Request (UR) Reporting Enable 0 = Disabled: UR related error messages are masked. Status bit is not masked. 1 = Enabled: UR related error messages enabled. In Root Complex mode, reporting of errors is internal to status registers only. An external error message must not be generated, therefore always write 0x0. NOTE: UR related error messages are still enabled when URRepEn=0, if <serren> bit in Table 143, "PCI Express Command and Status Register" is set.</serren> | | | 4 | EnRO | RO<br>0x0 | Enable Relaxed Ordering<br>88F5182 never sets the Relaxed Ordering attribute in transactions it initiates<br>as a requester.<br>Hardwired to 0x0. | | | 7:5 | MaxPldSz | RW<br>0x0 | Maximum Payload Size The maximum payload size supported is 128B (refer to bit <maxpldsize-sup> in the Table 163, "PCI Express Device Capabilities Register"). 0x0 = 128B Other = Reserved</maxpldsize-sup> | | | 9:8 | Reserved | RO<br>0x0 | Reserved These bits are hardwired to 0. | | | 10 | Reserved | RSVD<br>0x0 | Reserved | | | 11 | EnNS | RO<br>0x0 | Enable No Snoop<br>88F5182 never sets the No Snoop attribute in transactions it initiates as a<br>requester.<br>Hardwired to 0x0. | | Table 164: PCI Express Device Control Status Register (Continued) Offset: 0x40068 Configuration: 0x68 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14:12 | MaxRdRqSz | RW<br>0x2 | Maximum Read Request Size This field limits the 88F5182 maximum read request size as a requestor (master). 0 = 128B: 1 = 256B: 2 = 512B: 3 = 1 KByte: 4 = 2 KByte: 5 = 4 KByte: Other = Reserved | | 15 | Reserved | RSVD<br>0x0 | Reserved | | 16 | CorErrDet | SC<br>0x0 | Correctable Error Detected This bit indicates the status of the correctable errors detected by the 88F5182. Write 1 to clear. | | 17 | NFErrDet | SC<br>0x0 | Non-Fatal Error Detected This bit indicates the status of the Non-Fatal errors detected by the 88F5182. Write 1 to clear. | | 18 | FErrDet | SC<br>0x0 | Fatal Error Detected This bit indicates the status of the Fatal errors detected by the 88F5182. Write 1 to clear. | | 19 | URDet | SC<br>0x0 | Unsupported Request Detected This bit indicates that the 88F5182 received an unsupported request. Write 1 to clear. | | 20 | Reserved | RSVD<br>0x0 | Reserved | | 21 | TransPend | RO<br>0x0 | Transactions Pending This bit indicates that the 88F5182 has issued Non-Posted requests that have not been completed. 0 = Completed: All NP requests have been completed or terminated by the Completion Timeout Mechanism. 1 = Uncompleted: Not all NP requests have been completed or terminated. | | 31:22 | Reserved | RSVD<br>0x0 | Reserved | Table 165: PCI Express Link Capabilities Register Offset: 0x4006C Configuration: 0x6C | Bits | Field | Type/<br>InitVal | Description | |-------|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | MaxLinkSpd | RO<br>0x1 | Maximum Link Speed The current value identifies the 2.5 Gbps link. | | 9:4 | MaxLnkWdth | RO<br>0x1 | Maximum Link Width The current value identifies a X1 link. | | 11:10 | AspmSup | RO<br>0x1 | Active State Link PM Support The current value identifies L0s Entry Support. | | 14:12 | L0sExtLat | RO<br>0x2 | L0s Exit Latency The time required by the 88F5182 to transition its Rx lanes from L0s to L0. $0 = \text{Under64ns: Less than 64 ns.}$ $1 = 64\text{to128ns: 64 ns-128 ns.}$ $2 = 128\text{to256ns: 128 ns-256 ns.}$ $3 = 256\text{to512ns: 256 ns-512 ns.}$ $4 = 512\text{nsto1us: 512 ns-1 }\mu\text{s.}$ $5 = 1\text{to2us: 1 }\mu\text{s-2 }\mu\text{s.}$ $6 = 2\text{to4us: 2 }\mu\text{s-4 }\mu\text{s.}$ $7 = \text{Reserved:}$ | | 17:15 | Reserved | RSVD<br>0x7 | Reserved | | 23:18 | Reserved | RSVD<br>0x0 | Reserved | | 31:24 | PortNum | RO<br>0x0 | Port Number Controls the PCI Express port number as advertised in the link training process. In Endpoint mode, indicates the PCI Express port number as was advertised by the Root Complex during the link training process. | Table 166: PCI Express Link Control Status Register Offset: 0x40070 Configuration: 0x70 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | AspmCnt | RW<br>0x0 | Active State Link PM Control This field controls the level of active state PM supported on the link. 0 = Disabled: Disabled. 1 = L0Support: L0s entry supported. 2 = Reserved: 3 = L0L1Support: L0s and L1 entry supported. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 161 Document Classification: Proprietary June 25, 2007, Preliminary Table 166: PCI Express Link Control Status Register (Continued) Offset: 0x40070 Configuration: 0x70 | г | Onset: 0x40070 Coningulation: 0x70 | | | | | |-------|------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Type/<br>InitVal | Description | | | | 2 | Reserved | RSVD<br>0x0 | Reserved | | | | 3 | RCB | RW<br>0x1 | Read Completion Boundary 0 = 64b: 1 = 128B: NOTE: This bit has no effect on the device behavior. Completions are always returned with 128B read completion boundary. | | | | 4 | LnkDis | RW<br>0x0 | Link Disable NOTE: If configured as an Endpoint, this field is reserved and has no affect. Activation procedure: 1. Set this bit to trigger link disable. 2. Poll <dldown> de-assertion (Table 137, "PCI Express Status Register", bit 0) ensure the link is disabled. 3. Clear the bit to exit to detect and enable the link again.</dldown> | | | | 5 | RetrnLnk | RW<br>0x0 | Retrain Link This bit forces the device to initiate link retraining. Always returns 0 when read. NOTE: If configured as an Endpoint, this field is reserved and has no affect. | | | | 6 | CmnClkCfg | RW<br>0x0 | Common Clock Configuration When set by SW, this bit indicates that both devices on the link use a distributed common reference clock. | | | | 7 | ExtdSnc | RW<br>0x0 | Extended Sync When set, this bit forces extended transmission of 4096 FTS ordered sets followed by a single skip ordered set in exit from L0s and extra (1024) TS1 at exit from L1. NOTE: This bit is used for test and measurement. | | | | 15:8 | Reserved | RSVD<br>0x0 | Reserved | | | | 19:16 | LnkSpd | RO<br>0x1 | Link Speed This field indicates the negotiated link speed. The current value indicates 2.5 Gbps. | | | | 25:20 | NegLnkWdth | RO | Negotiated Link Width This field indicates the negotiated link width. 1 = X1 Other = Reserved This field is initialized by the hardware. NOTE: This field is only valid once the link is up. | | | | 26 | Reserved | RO<br>0x0 | Reserved | | | ### Table 166: PCI Express Link Control Status Register (Continued) Offset: 0x40070 Configuration: 0x70 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | LnkTrn | RO<br>0x0 | Link Training This bit indicates that link training is in progress or that 1b was written to the Retrain Link bit, but Link training has not yet begun. This bit is cleared once link training is complete. | | 28 | SltClkCfg | RO<br>0x1 | Slot Clock Configuration 0 = Independent: The 88F5182 uses an independent clock, irrespective of the presence of a reference clock on the connector. 1 = Reference: The 88F5182 uses the reference clock that the platform provides. | | 31:29 | Reserved | RSVD<br>0x0 | Reserved | ### Table 167: PCI Express Advanced Error Report Header Register Offset: 0x40100 Configuration: 0x100 | Bits | Field | Type/<br>InitVal | Description | |-------|---------|------------------|------------------------------------------------------------------------------------------------------------| | 15:0 | PECapID | RO<br>0x1 | Extended Capability ID The current value of this field identifies the Advanced Error Reporting capability. | | 19:16 | CapVer | RO<br>0x1 | Capability Version | | 31:20 | NextPtr | RO<br>0x0 | Next Item Pointer This field indicates the last item in the extended capabilities linked list. | ### Table 168: PCI Express Uncorrectable Error Status Register Offset: 0x40104 Configuration: 0x104 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. All fields in this register (except for reserved fields) are SC—write 1 to clear. A write of 0 has no affect. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------| | 3:0 | Reserved | RSVD<br>0x0 | Reserved | | 4 | DLPrtErr | SC<br>0x0 | Data Link Protocol Error Status NOTE: Hot sticky bit—not initialized by hot reset. | | 11:5 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 163 Document Classification: Proprietary June 25, 2007, Preliminary Table 168: PCI Express Uncorrectable Error Status Register (Continued) Offset: 0x40104 Configuration: 0x104 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. All fields in this register (except for reserved fields) are SC—write 1 to clear. A write of 0 has no affect. | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|----------------------------------------------------------------------------------| | 12 | RPsnTlpErr | SC<br>0x0 | Poisoned TLP Status NOTE: Hot sticky bit—not initialized by hot reset. | | 13 | Reserved | SC<br>0x0 | Reserved NOTE: Sticky bit—not initialized by hot reset. | | 14 | CmpTOErr | SC<br>0x0 | Completion Timeout Status NOTE: Sticky bit—not initialized by hot reset. | | 15 | CAErr | SC<br>0x0 | Completer Abort Status NOTE: Sticky bit—not initialized by hot reset. | | 16 | UnexpCmpErr | SC<br>0x0 | Unexpected Completion Status NOTE: Sticky bit—not initialized by hot reset. | | 17 | Reserved | SC<br>0x0 | Reserved NOTE: Sticky bit—not initialized by hot reset. | | 18 | MalfTlpErr | SC<br>0x0 | Malformed TLP Status NOTE: Sticky bit—not initialized by hot reset. | | 19 | Reserved | RSVD<br>0x0 | Reserved. | | 20 | URErr | SC<br>0x0 | Unsupported Request Error Status NOTE: Sticky bit—not initialized by hot reset. | | 31:21 | Reserved | RSVD<br>0x0 | Reserved | Table 169: PCI Express Uncorrectable Error Mask Register Offset: 0x40108 Configuration: 0x108 NOTE: All fields in this register are sticky—not initialized or modified by hot reset. | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | When an error is indicated in the PCI Express Uncorrectable Error Status Register (Table 168 p. 163) and the corresponding bit is set: - the header is not logged in the Header Log Register - the First Error Pointer is not updated - an error message is not generated. Status bit is set regardless of the mask setting. 0x0 = Not masked 0x1 = Masked | #### Table 170: PCI Express Uncorrectable Error Severity Register Offset: 0x4010C Configuration: 0x10C NOTE: All fields in this register are hot sticky—not initialized or modified by reset. | Bits | Field | Type/<br>InitVal | Description | |------|----------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Severity | RW<br>0x00060<br>010 | Uncorrectable Error Severity Control Controls the severity indication of the Uncorrectable errors. Each bit controls the error type of the corresponding bit in the PCI Express Uncorrectable Error Status Register (Table 168 p. 163). 0 = Error type is Non-Fatal. 1 = Error type is Fatal. | #### Table 171: PCI Express Correctable Error Status Register Offset: 0x40110 Configuration: 0x110 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. All fields in this register (except for reserved fields) are SC—write 1 to clear. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------| | 0 | RcvErr | SC<br>0x0 | Receiver Error Status NOTE: When set, this bit indicates that a Receiver error has occurred. | | 5:1 | Reserved | RSVD<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 165 **Document Classification: Proprietary** June 25, 2007, Preliminary Table 171: PCI Express Correctable Error Status Register (Continued) Offset: 0x40110 Configuration: 0x110 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. All fields in this register (except for reserved fields) are SC—write 1 to clear. | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|-------------------------------| | 6 | BadTlpErr | SC<br>0x0 | Bad TLP Status | | 7 | BadDllpErr | SC<br>0x0 | Bad DLLP Status | | 8 | RplyRllovrErr | SC<br>0x0 | Replay Number Rollover Status | | 11:9 | Reserved | RSVD<br>0x0 | Reserved | | 12 | RplyTOErr | SC<br>0x0 | Replay Timer Timeout status | | 31:13 | Reserved | RSVD<br>0x0 | Reserved | Table 172: PCI Express Correctable Error Mask Register Offset: 0x40114 Configuration: 0x114 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | If set, an error message is not generated upon occurrence of a Receiver error. 0 = Not masked 1 = Masked | Table 173: PCI Express Advanced Error Capability and Control Register Offset: 0x40118 Configuration: 0x118 | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | FrstErrPtr | RO<br>0x0 | First Error Pointer This field reports the bit position of the first error reported in the Table 168, "PCI Express Uncorrectable Error Status Register". This field locks upon receipt of the first uncorrectable error that is not masked. It remains locked until software clears it by writing 1 to the corresponding status bit. Upon receipt of the next uncorrectable error that is not masked, the field locks again until cleared as described above. This lock and clear process continues to repeat itself. NOTE: The bits in this field are sticky bits—they are not initialized or modified by reset. 4 = DLP: Data Link Protocol Error 12 = TLP: Poisoned TLP Error 13 = FCP: Flow Control Protocol Error 14 = CT: Completion Timeout Error 15 = CAS: Completer Abort Status 16 = UCE: Unexpected Completion Error 17 = ROE: Receiver Overflow Error 18 = Mutant TLP: Malformed TLP Error 19 = Reserved 20 = URE: Unsupported Request Error Other = Reserved | | 31:5 | Reserved | RSVD<br>0x0 | Reserved Bits [5] and [7] are Read Only and are hardwired to 0. | ## Table 174: PCI Express Header Log First DWORD Register Offset: 0x4011C Configuration: 0x11C **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Hdrlog1DW | RO<br>0x0 | Header Log First DWORD Logs the header of the first error reported in the Table 168, "PCI Express Uncorrectable Error Status Register". This field locks upon receipt of the first uncorrectable error that is not masked. It remains locked until software clears it by writing 1 to the corre- sponding status bit. Upon receipt of the next uncorrectable error that is not masked, the field locks again until cleared as described above. This lock and clear process continues to repeat itself. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 167 Document Classification: Proprietary June 25, 2007, Preliminary ### Table 175: PCI Express Header Log Second DWORD Register Offset: 0x40120 Configuration: 0x120 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------| | 31:0 | Hdrlog2DW | RO<br>0x0 | Header Log Second DWORD | ### Table 176: PCI Express Header Log Third DWORD Register Offset: 0x40124 Configuration: 0x124 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|------------------------| | 31:0 | Hdrlog3DW | RO<br>0x0 | Header Log Third DWORD | ### Table 177: PCI Express Header Log Fourth DWORD Register Offset: 0x40128 Configuration: 0x128 **NOTE:** All fields in this register are sticky—not initialized or modified by hot reset. | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------| | 31:0 | Hdrlog4DW | RO<br>0x0 | Header Log Fourth DWORD | #### **PCI Interface Registers A.7** The PCI interface registers consist of configuration registers (PCI configuration header) and internal registers. The internal registers are part of the entire chip internal registers map. They can be accesses from the local CPU. They can also be accessed from external PCI host, via Memory mapped (or I/O mapped) Internal registers BAR space. The specified register offset, is in respect to the Internal registers window base address. The configuration registers are located at their standard offset as defined in PCI specification. They can be accessed from the local CPU, using Configuration Address and Configuration Data registers. They can also be accessed by an external PCI host, using type 0 configuration cycle. The specified register offset, is the address within the PCI configuration header of the specific function number. Table 178: PCI Slave Address Decoding Register Map | Register | Offsets | Page | |------------------------------------|---------|------------------| | CSn[0] BAR Size | 0x30C08 | Table 187, p.173 | | CSn[1] BAR Size | 0x30D08 | Table 188, p.173 | | CSn[2] BAR Size | 0x30C0C | Table 189, p.173 | | CSn[3] BAR Size | 0x30D0C | Table 190, p.173 | | DevCSn[0] BAR Size | 0x30C10 | Table 191, p.174 | | DevCSn[1] BAR Size | 0x30D10 | Table 192, p.174 | | DevCSn[2] BAR Size | 0x30D18 | Table 193, p.174 | | Boot CSn BAR Size | 0x30D14 | Table 194, p.174 | | P2P Mem0 BAR Size | 0x30D1C | Table 195, p.174 | | P2P I/O BAR Size | 0x30D24 | Table 196, p.175 | | Expansion ROM BAR Size | 0x30D2C | Table 197, p.175 | | Base Address Registers Enable | 0x30C3C | Table 198, p.175 | | CSn[0] Base Address Remap | 0x30C48 | Table 199, p.176 | | CSn[1] Base Address Remap | 0x30D48 | Table 200, p.177 | | CSn[2] Base Address Remap | 0x30C4C | Table 201, p.177 | | CSn[3] Base Address Remap | 0x30D4C | Table 202, p.177 | | DevCSn[0] Base Address Remap | 0x30C50 | Table 203, p.177 | | DevCSn[1] Base Address Remap | 0x30D50 | Table 204, p.177 | | DevCSn[2] Base Address Remap | 0x30D58 | Table 205, p.178 | | BootCSn Base Address Remap | 0x30D54 | Table 206, p.178 | | P2P Mem0 Base Address Remap (Low) | 0x30D5C | Table 207, p.178 | | P2P Mem0 Base Address Remap (High) | 0x30D60 | Table 208, p.178 | | P2P I/O Base Address Remap | 0x30D6C | Table 209, p.178 | | Expansion ROM Base Address Remap | 0x30F38 | Table 210, p.179 | | DRAM BAR Bank Select | 0x30C1C | Table 211, p.179 | | PCI Address Decode Control | 0x30D3C | Table 212, p.179 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 169 June 25, 2007, Preliminary Table 179: PCI Control Register Map | Register | Offsets | Page | |----------------------------------|---------|------------------| | PCI DLL Control | 0x31D20 | Table 213, p.180 | | PCI/MPP Pads Calibration | 0x31D1C | Table 214, p.181 | | PCI Command | 0x30C00 | Table 215, p.182 | | PCI Mode | 0x30D00 | Table 216, p.184 | | PCI Retry | 0x30C04 | Table 217, p.185 | | PCI Discard Timer | 0x30D04 | Table 218, p.185 | | MSI Trigger Timer | 0x30C38 | Table 219, p.186 | | PCI Arbiter Control | 0x31D00 | Table 220, p.186 | | PCI P2P Configuration | 0x31D14 | Table 221, p.187 | | PCI Access Control Base 0 (Low) | 0x31E00 | Table 222, p.187 | | PCI Access Control Base 0 (High) | 0x31E04 | Table 223, p.188 | | PCI Access Control Size 0 | 0x31E08 | Table 224, p.188 | | PCI Access Control Base 1 (Low) | 0x31E10 | Table 225, p.189 | | PCI Access Control Base 1 (High) | 0x31E14 | Table 226, p.189 | | PCI Access Control Size 1 | 0x31E18 | Table 227, p.190 | | PCI Access Control Base 2 (Low) | 0x31E20 | Table 228, p.190 | | PCI Access Control Base 2 (High) | 0x31E24 | Table 229, p.190 | | PCI Access Control Size 2 | 0x31E28 | Table 230, p.190 | | PCI Access Control Base 3 (Low) | 0x31E30 | Table 231, p.190 | | PCI Access Control Base 3 (High) | 0x31E34 | Table 232, p.191 | | PCI Access Control Size 3 | 0x31E38 | Table 233, p.191 | | PCI Access Control Base 4 (Low) | 0x31E40 | Table 234, p.191 | | PCI Access Control Base 4 (High) | 0x31E44 | Table 235, p.191 | | PCI Access Control Size 4 | 0x31E48 | Table 236, p.191 | | PCI Access Control Base 5 (Low) | 0x31E50 | Table 237, p.192 | | PCI Access Control Base 5 (High) | 0x31E54 | Table 238, p.192 | | PCI Access Control Size 5 | 0x31E58 | Table 239, p.192 | ### Table 180: PCI Configuration Access Register Map | Register | Offsets | Page | |---------------------------|---------|------------------| | PCI Configuration Address | 0x30C78 | Table 240, p.192 | | PCI Configuration Data | 0x30C7C | Table 241, p.193 | | PCI Interrupt Acknowledge | 0x30C34 | Table 242, p.193 | Table 181: PCI Error Report Register Map | Register | Offsets | Page | |--------------------------|---------|------------------| | PCI SERRn Mask | 0x30C28 | Table 243, p.194 | | PCI Interrupt Cause | 0x31D58 | Table 244, p.195 | | PCI Interrupt Mask | 0x31D5C | Table 245, p.196 | | PCI Error Address (Low) | 0x31D40 | Table 246, p.197 | | PCI Error Address (High) | 0x31D44 | Table 247, p.197 | | PCI Error Command | 0x31D50 | Table 248, p.197 | Table 182: PCI Configuration, Function 0, Register Map | Register | Offsets | Page | |--------------------------------------------------------------------|---------|------------------| | PCI Device and Vendor ID | 0x00 | Table 249, p.198 | | PCI Status and Command | 0x04 | Table 250, p.198 | | PCI Class Code and Revision ID | 0x08 | Table 251, p.200 | | PCI BIST, Header Type/Initial Value, Latency Timer, and Cache Line | 0x0C | Table 252, p.200 | | PCI CSn[0] Base Address (Low) | 0x10 | Table 253, p.201 | | PCI CSn[0] Base Address (High) | 0x14 | Table 254, p.201 | | PCI CSn[1] Base Address (Low) | 0x18 | Table 255, p.202 | | PCI CSn[1] Base Address (High) | 0x1C | Table 256, p.202 | | PCI Internal Registers Memory Mapped Base<br>Address (Low) | 0x20 | Table 257, p.202 | | PCI Internal Registers Memory Mapped Base<br>Address (High) | 0x24 | Table 258, p.202 | | PCI Subsystem Device and Vendor ID | 0x2C | Table 259, p.203 | | PCI Expansion ROM Base Address Register | 0x30 | Table 260, p.203 | | PCI Capability List Pointer Register | 0x34 | Table 261, p.203 | | PCI Interrupt Pin and Line | 0x3C | Table 262, p.203 | | PCI Power Management | 0x40 | Table 263, p.204 | | PCI Power Management Control and Status | 0x44 | Table 264, p.205 | | PCI VPD Address | 0x48 | Table 265, p.205 | | PCI VPD Data | 0x4C | Table 266, p.206 | | PCI MSI Message Control | 0x50 | Table 267, p.206 | | PCI MSI Message Address | 0x54 | Table 268, p.207 | | PCI MSI Message Upper Address | 0x58 | Table 269, p.207 | | PCI Message Data | 0x5C | Table 270, p.207 | | CompactPCI HotSwap | 0x68 | Table 271, p.208 | Table 183: PCI Configuration, Function 1, Register Map | Register | Offsets | Page | |--------------------------------|---------|------------------| | PCI CSn[2] Base Address (Low) | 0x10 | Table 272, p.208 | | PCI CSn[2] Base Address (High) | 0x14 | Table 273, p.209 | | PCI CSn[3] Base Address (Low) | 0x18 | Table 274, p.209 | | PCI CSn[3] Base Address (High) | 0x1C | Table 275, p.209 | ### Table 184: PCI Configuration, Function 2, Register Map | Register | Offsets | Page | |-----------------------------------|---------|------------------| | PCI DevCS[0] Base Address (Low) | 0x10 | Table 276, p.209 | | PCI DevCSn[0] Base Address (High) | 0x14 | Table 277, p.210 | | PCI DevCSn[1] Base Address (Low) | 0x18 | Table 278, p.210 | | PCI DevCSn[1] Base Address (High) | 0x1C | Table 279, p.210 | | PCI DevCSn[2] Base Address (Low) | 0x20 | Table 280, p.210 | | PCI DevCSn[2] Base Address (High) | 0x24 | Table 281, p.210 | ### Table 185: PCI Configuration, Function 3, Register Map | Register | Offsets | Page | |---------------------------------|---------|------------------| | PCI BootCS Base Address (Low) | 0x18 | Table 282, p.211 | | PCI BootCSn Base Address (High) | 0x1C | Table 283, p.211 | ### Table 186: PCI Configuration, Function 4, Register Map | Register | Offsets | Page | |------------------------------------------------|---------|------------------| | PCI P2P Mem0 Base Address (Low) | 0x10 | Table 284, p.211 | | PCI P2P Mem0 Base Address (High) | 0x14 | Table 285, p.211 | | PCI P2P I/O Base Address | 0x20 | Table 286, p.211 | | PCI Internal Registers I/O Mapped Base Address | 0x24 | Table 287, p.212 | ### A.7.1 PCI Slave Address Decoding Registers Table 187: CSn[0] BAR Size Offset: 0x30C08 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | Reserved | RO<br>0x0 | Read only. | | 31:12 | BARSize | RW<br>0x0FFFF | CSn[0] BAR Address Bank Size Must be programmed from LSB to MSB as sequence of '1s' followed by sequence of '0s'. For example, a 0x0FFF.F000 size register value represents a BAR size of 256 MB. | Table 188: CSn[1] BAR Size Offset: 0x30D08 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x0FFFF000 | Same as CSn[0] BAR Size | Table 189: CSn[2] BAR Size Offset: 0x30C0C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x0FFFF000 | Same as CSn[0] BAR Size | Table 190: CSn[3] BAR Size Offset: 0x30D0C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x0FFFF000 | Same as CSn[0] BAR Size | Table 191: DevCSn[0] BAR Size Offset: 0x30C10 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x07FFF000 | Same as CSn[0] BAR Size | Table 192: DevCSn[1] BAR Size Offset: 0x30D10 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x07FFF000 | Same as CSn[0] BAR Size | Table 193: DevCSn[2] BAR Size Offset: 0x30D18 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x07FFF000 | Same as CSn[0] BAR Size | Table 194: Boot CSn BAR Size Offset: 0x30D14 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x07FFF000 | Same as CSn[0] BAR Size | Table 195: P2P Mem0 BAR Size Offset: 0x30D1C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x1FFFF000 | Same as CSn[0] BAR Size | Table 196: P2P I/O BAR Size Offset: 0x30D24 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x0000F000 | Same as CSn[0] BAR Size | Table 197: Expansion ROM BAR Size Offset: 0x30D2C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-------------------------| | 31:0 | Various | RO<br>RW<br>0x0 | Same as CSn[0] BAR Size | Table 198: Base Address Registers Enable Offset: 0x30C3C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------| | 0 | CS0En | RW<br>0x0 | CSn[0] BAR Enable 0 = Enable 1 = Disable | | 1 | CS1En | RW<br>0x0 | CSn[1] BAR Enable 0 = Enable 1 = Disable | | 2 | CS2En | RW<br>0x0 | CSn[2] BAR Enable 0 = Enable 1 = Disable | | 3 | CS3En | RW<br>0x0 | CSn[3] BAR Enable 0 = Enable 1 = Disable | | 4 | DevCS0En | RW<br>0x1 | DevCSn[0] BAR Enable 0 = Enable 1 = Disable | | 5 | DevCS1En | RW<br>0x1 | DevCSn[1] BAR Enable 0 = Enable 1 = Disable | Table 198: Base Address Registers Enable (Continued) Offset: 0x30C3C | Bits | Field | Type/<br>InitVal | Description | |-------|-------------------|------------------|--------------------------------------------------------------------| | 6 | DevCS2En | RW<br>0x0 | DevCSn[2] BAR Enable 0 = Enable 1 = Disable | | 7 | Reserved | RW<br>0x1 | Must be 1. | | 8 | BootCSEn | RW<br>0x0 | BootCSn BAR Enable 0 = Enable 1 = Disable | | 9 | IntMemEn | RW<br>0x0 | Memory Mapped Internal Registers BAR Enable 0 = Enable 1 = Disable | | 10 | IntlOEn | RW<br>0x1 | I/O Mapped Internal Registers BAR Enable 0 = Enable 1 = Disable | | NOTE: | The 88F5182 preve | | th memory mapped and I/O mapped BARs (bits [9] and [10] cannot | | 11 | P2PMem0En | RW<br>0x1 | P2P Mem0 BAR Enable 0 = Enable 1 = Disable | | 12 | Reserved | RW<br>0x1 | Reserved | | 13 | P2PIOEn | RW<br>0x1 | P2P IO BAR Enable 0 = Enable 1 = Disable | | 15:14 | Reserved | RW<br>0x3 | Reserved<br>Must be 0x3. | | 31:16 | Reserved | RES<br>0xFFFF | Reserved | Table 199: CSn[0] Base Address Remap Offset: 0x30C48 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------| | 11:0 | Reserved | RO<br>0x0 | Read only. | | 31:12 | CS0Remap | RW<br>0x00000 | CSn[0] BAR Remap Address | Table 200: CSn[1] Base Address Remap Offset: 0x30D48 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-----------------------------------| | 31:0 | Various | RO<br>RW<br>0x10000000 | Same as CSn[0] Base Address Remap | Table 201: CSn[2] Base Address Remap Offset: 0x30C4C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-----------------------------------| | 31:0 | Various | RO<br>RW<br>0x20000000 | Same as CSn[0] Base Address Remap | Table 202: CSn[3] Base Address Remap Offset: 0x30D4C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------------|-----------------------------------| | 31:0 | Various | RO<br>RW<br>0x30000000 | Same as CSn[0] Base Address Remap | Table 203: DevCSn[0] Base Address Remap Offset: 0x30C50 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0xE0000000 | Same as CSn[0] Base Address Remap | Table 204: DevCSn[1] Base Address Remap Offset: 0x30D50 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0xE8000000 | Same as CSn[0] Base Address Remap | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 177 Document Classification: Proprietary June 25, 2007, Preliminary Table 205: DevCSn[2] Base Address Remap Offset: 0x30D58 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0xF0000000 | Same as CSn[0] Base Address Remap | Table 206: BootCSn Base Address Remap Offset: 0x30D54 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0xF8000000 | Same as CSn[0] Base Address Remap | Table 207: P2P Mem0 Base Address Remap (Low) Offset: 0x30D5C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0x80000000 | Same as CSn[0] Base Address Remap | Table 208: P2P Mem0 Base Address Remap (High) Offset: 0x30D60 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|----------------------------| | 31:0 | P2P0Remap | RW<br>0x0 | P2P Mem0 BAR Remap Address | Table 209: P2P I/O Base Address Remap Offset: 0x30D6C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0xC0000000 | Same as CSn[0] Base Address Remap | ## Table 210: Expansion ROM Base Address Remap Offset: 0x30F38 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0xE0000000 | Same as CSn[0] Base Address Remap | ### Table 211: DRAM BAR Bank Select Offset: 0x30C1C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------| | 1:0 | DB0 | RW<br>0x0 | DRAM CS0n BAR select:<br>0x0 = CS0n<br>0x1 = CS1n<br>0x2 = CS2n<br>0x3 = CS3n | | 3:2 | DB1 | RW<br>0x1 | Same as <db0></db0> | | 5:4 | DB2 | RW<br>0x2 | Same as <db0></db0> | | 7:6 | DB3 | RW<br>0x3 | Same as <db0></db0> | | 31:8 | Reserved | RO<br>0x0 | Reserved | ## Table 212: PCI Address Decode Control Offset: 0x30D3C | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | RemapWrDis | RW<br>0x0 | Address Remap Registers Write Disable 0 = Writes to a BAR result in updating the corresponding remap register with the new value of the BAR. 1 = Writes to a BAR have no affect on the corresponding Remap register value. | | 2:1 | Reserved | RES<br>0x0 | | | 3 | Reserved | RW<br>0x1 | Reserved | | 7:4 | Reserved | RES<br>0x0 | Reserved | Table 212: PCI Address Decode Control (Continued) Offset: 0x30D3C | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|---------------------------------| | 24:8 | VPDHighAddr | RW<br>0x0 | Bits [31:15] of the VPD address | | 31:25 | Reserved | RES<br>0x0 | Reserved | ### A.7.2 PCI Control Registers Table 213: PCI DLL Control Offset: 0x31D20 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | En | RW<br>0x0 | DLL Enable 0 = Disabled 1 = Enabled | | 2:1 | Mode | RW<br>0x1 | DLL Mode Only relevant if <en> is enabled. 0x0 = Use PCLK as reference clock. 0x1 = Use inverted PCLK as reference clock. 0x2 = Reserved 0x3 = Reserved</en> | | 4:3 | Err | RO<br>0x0 | DLL Error indication—DLL reach delay line boundary 0x0 = No error 0x1 = Delay line pointer at start, and down count. 0x2 = Delay line pointer at end, and up count. 0x3 = Reserved | | 8:5 | RCnt | RO<br>0x0 | Row Counter. Current row number of the delay line. Calculate the TAPs number, using row and column numbers. Read only. | | 12:9 | CCnt | RO<br>0x0 | Column Counter. Current column number of the delay line. Calculate the TAPs number, using row and column numbers. Read only. | | 14:13 | Init | RW<br>0x0 | Delay line initial state 0x0 = 4 Taps from the beginning of delay line. 0x1 = 8 Taps from the beginning of delay line. 0x2 = 16 Taps from the beginning of delay line. 0x3 = 50 Taps from the beginning of delay line. | | 15 | Reserved | RES<br>0x0 | Reserved | Table 213: PCI DLL Control (Continued) Offset: 0x31D20 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 16 | CompEn | RW<br>0x0 | Enable Pad Delay Compensation 0 = Disable 1 = Enable | | 19:17 | Reserved | RW<br>0x0 | Reserved | | 21:20 | DLLDelicateTun<br>e | RW<br>0x1 | DLL Delicate Tune Control | | 30:22 | Reserved | RES<br>0x0 | Reserved | | 31 | WrEn | RW<br>0x0 | DLL Status and Control Register Write Enable 0 = The register becomes read only (except for bit [31]). 1 = The register can be written to. | Only applicable when MPPSetEN = 0. **Table 214: PCI/MPP Pads Calibration** Offset: 0x31D1C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | DrvN | RW<br>0xF | PCI Pad Driving N Strength NOTE: Only applicable when auto-calibration is disabled. | | 7:4 | MppDrvP0 | RES<br>0xF | MPP Pad Driving P Strength NOTE: Only applicable when <mppseten> = 1.</mppseten> | | 11:8 | MppDrvN1 | RW<br>0xF | MPP Pad Driving N Strength Useful for changing MPP drive N strength after the automatic tuning completes. NOTE: Only applicable when <mppseten> = 0.</mppseten> | | 15:12 | MppDrvP1 | RES<br>0xF | MPP Pad Driving P Strength Useful for changing MPP drive P strength after the automatic tuning completes. NOTE: Only applicable when <mppseten> = 0.</mppseten> | | 16 | TuneEn | RW<br>0x1 | Auto-calibration of Pad Driving Strength 0 = Disabled 1 = Enabled | | 17 | MPPSetEn | RW<br>0x1 | MPP Drive Strength Enable 0 = Enables changing the drive strength of the MPPs via <mppdrvn1> and <mppdrvp1>. 1 = The drive strength of the MPPs is equal to <drvn> and <mppdrvp0>.</mppdrvp0></drvn></mppdrvp1></mppdrvn1> | Table 214: PCI/MPP Pads Calibration (Continued) Offset: 0x31D1C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21:18 | Lock | RO<br>0x0 | When auto-calibration is enabled, this field represent the final locked value of the driving strength. Read Only. | | 30:22 | Reserved | RES<br>0x0 | Reserved | | 31 | WrEn | RW<br>0x0 | PCI/MPP Pads Calibration Register Write Enable 0 = The register becomes read only (except for bit [31]). 1 = The register can be written to. If set to 1, this register is writable. If set to 0, the register becomes read only (except for bit [31]) | Table 215: PCI Command Offset: 0x30C00 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | MByteSwap | RW<br>0x1 | PCI Master Byte Swap When set to 0, the 88F5182 PCI master swaps the bytes of the incoming and outgoing PCI data (swap the 8 bytes of a long-word). | | 3:1 | Reserved | RES<br>0x0 | Read Only. | | 4 | MWrCom | RW<br>0x1 | PCI Master Write Combine Enable When set to 1, write combining is enabled. NOTE: Write combining must not be enabled when using cache line size of 4. | | 5 | MRdCom | RW<br>0x1 | PCI Master Read Combine Enable When set to 1, read combining is enabled. | | 6 | MWrTrig | RW<br>0x1 | PCI Master Write Trigger 0 = Accesses the PCI bus only when the whole burst is written into the master write buffer. 1 = Accesses the PCI bus when the first data is written into the master write buffer. | | 7 | MRdTrig | RW<br>0x0 | PCI Master Read Trigger 0 = Returns read data to the initiating unit only when the whole burst is written into master read buffer. 1 = Returns read data to the initiating unit when the first read data is written into master read buffer. | | 8 | MRdLine | RW<br>0x1 | PCI Master Memory Read Line Enable 0 = Disable 1 = Enable | Table 215: PCI Command (Continued) Offset: 0x30C00 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | MRdMul | RW<br>0x1 | PCI Master Memory Read Multiple Enable 0 = Disable 1 = Enable | | 10 | MWordSwap | RW<br>0x0 | PCI Master Word Swap When set to 1, the 88F5182 PCI master swaps the 32-bit words of the incoming and outgoing PCI data. | | 11 | SWordSwap | RW<br>0x0 | PCI Slave Word Swap When set to 1, the 88F5182 PCI slave swaps the bytes of the incoming and outgoing PCI data (swaps the two words of a long-word). | | 12 | Reserved | RES<br>0x0 | Reserved | | 13 | Reserved | RES<br>0x1 | Reserved | | 14 | Reserved | RW<br>0x1 | Reserved | | 15 | Reserved | RES<br>0x0 | Reserved | | 16 | SByteSwap | RW<br>0x1 | PCI Slave Byte Swap When set to 0, the 88F5182 PCI slave swaps the bytes of the incoming and outgoing PCI data (swap the 8 bytes of a long-word). | | 17 | MDACEn | RW<br>0x1 | PCI Master DAC Enable 0 = The PCI master never drives the DAC cycle. 1 = The PCI master drives the DAC cycle, if the upper 32-bit address is not 0. | | 18 | Reserved | RES<br>0x0 | Reserved | | 19 | PErrProp | RW<br>0x0 | Parity/ECC Errors Propagation Enable 0 = The PCI interface always drives correct parity on the PAR signal. 1 = In case of erroneous data indication, the PCI interface drives bad parity on the PAR signal (PCI slave read data or PCI master write data). | | 20 | SSwapEn | RW<br>0x0 | PCI Slave Swap Enable 0 = PCI slave data swapping is determined via <sbyteswap> and <swordswap> bits (bits [16] and [11]). 1 = PCI slave data swapping is determined via <pciswap> bits [7:6] in the PCI Access Control registers. NOTE: If PCI address does not match any of the Access Control windows, the PCI slave data swapping works according to <sbyteswap> and <swordswap> bits, even if the <sswapen> bit is set to 1.</sswapen></swordswap></sbyteswap></pciswap></swordswap></sbyteswap> | Table 215: PCI Command (Continued) Offset: 0x30C00 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | MSwapEn | RW<br>0x0 | PCI Master Swap Enable 0 = PCI master data swapping is determined via <mbyteswap> and <mwordswap> bits (bits 0 and 10). 1 = PCI master data swapping is determined via <pciswap> bits in the different unit Base Address registers.</pciswap></mwordswap></mbyteswap> | | 23:22 | Reserved | RW<br>0x0 | Reserved<br>Must be 0x0 | | 25:24 | SIntSwap | RW<br>0x1 | PCI Slave data swap control on PCI accesses to the 88F5182 internal and configuration registers. 00 = Byte Swap 01 = No swapping 10 = Both byte and word swap 11 = Word swap | | 27:26 | Reserved | RW<br>0x0 | Reserved<br>Must be 0x0 | | 28 | SSBInt | RW<br>0x0 | PCI-to-CPU Ordering enable—internal registers access. If set to 1, PCI to CPU ordering is maintained by hardware upon any PCI read access from any of the 88F5182 internal registers. | | 31:29 | Reserved | RW<br>0x0 | Reserved<br>Must be 0x3. | Table 216: PCI Mode Offset: 0x30D00 | Bits | Field | Type/<br>InitVal | Description | |------|----------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RES<br>0x0 | Reserved | | 5:4 | PciMode | RW<br>Sampled at<br>reset. | PCI Interface Mode of Operation 0x0 = Conventional PCI 0x1 = Reserved 0x2 = Reserved 0x3 = Reserved NOTE: Must not be changed after reset. | | 7:6 | Reserved | RES<br>0x0 | Reserved | | 8 | ExpRom | RW<br>0x0 | Expansion ROM Active When set to 1, the expansion ROM BAR is supported. Read Only from PCI. | # 88F5182 Open Source Community Programmer's User Guide Table 216: PCI Mode (Continued) Offset: 0x30D00 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------------------------------------------------------| | 30:9 | Reserved | RES<br>0x0 | Reserved | | 31 | PRst | RO<br>0x1 | PCI Interface Reset Indication Set to 0 as long as the PCI_RSTn pin is asserted. Read Only. | Table 217: PCI Retry Offset: 0x30C04 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 23:16 | RetryCtr | RW<br>0x0 | Retry Counter Specifies the number of times the 88F5182 retries a transaction before it quits. Applies to the PCI Master when acting as a requester. A 0x00 value means a "retry forever". | | 31:24 | Reserved | RES<br>0x0 | Reserved | Table 218: PCI Discard Timer Offset: 0x30D04 **NOTE:** This register should not be updated while read buffers are not cleared. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Timer | RW<br>0x0 | Specifies the number of PCLK cycles the 88F5182 PCI slave keeps a non-accessed read buffers (non-completed delayed read) before invalidating the buffer. Set to 0 to disable the timer. The PCI slave waits for delayed read completion forever. NOTE: Must be set to a number greater than 0x7F, unless using the "wait for ever" setting 0x0. Must not be updated while there are pending read requests. | | 31:16 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 185 Document Classification: Proprietary Table 219: MSI Trigger Timer Offset: 0x30C38 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------| | 15:0 | Timer | RW<br>0xFFFF | Specifies the number of TCLK cycles between consecutive MSI requests. NOTE: If set to 0x0, the timer is disabled. | | 31:16 | Reserved | RES<br>0x0 | Reserved | Table 220: PCI Arbiter Control Offset: 0x31D00 **NOTE:** Arbiter setting can not be changed while in work. It should only be set once. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RES<br>0x0 | Reserved | | 1 | BDEn | RW<br>0x0 | Broken Detection Enable If set to 1, broken master detection is enabled. A master is said to be broken if it fails to respond to grant assertion within a window specified in BV field. | | 2 | Reserved | RES<br>0x0 | Reserved | | 6:3 | BV | RW<br>0x6 | Broken Value The value sets the maximum number of cycles that the arbiter waits for a PCI master to respond to its grant assertion. If a PCI master fails to assert PCI_FRAMEn within this time, the PCI arbiter aborts the transaction and performs a new arbitration cycle and a maskable interrupt is generated. NOTE: Must be greater than 1. | | 13:7 | Reserved | RES<br>0x0 | Reserved | | 20:14 | PD[6:0] | RW<br>0x0 | Parking Disable When a PD bit is set to 1, parking on the associated PCI master is disabled. NOTE: The arbiter parks on the last master granted unless disabled through the PD bit. Also, if PD bits are all 1, the PCI arbiter parks on the internal PCI master. PD0 corresponds to the internal master. PD1 corresponds to PCI_GNTn. | | 30:21 | Reserved | RES<br>0x0 | Reserved | Table 220: PCI Arbiter Control (Continued) Offset: 0x31D00 **NOTE:** Arbiter setting can not be changed while in work. It should only be set once. | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------| | 31 | EN | RW<br>0x0 | Enable Internal Arbiter Operation 0 = Disable 1 = Enable | Table 221: PCI P2P Configuration Offset: 0x31D14 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|--------------------------------------------------------------------| | 15:0 | Reserved | RW<br>0xFF | Reserved<br>Must be 0xFF | | 23:16 | BusNumber | RW<br>0x0 | The number of the PCI bus to which the PCI interface is connected. | | 28:24 | DevNum | RW<br>0x0 | The Device number of the PCI interface | | 31:29 | Reserved | RES<br>0x0 | Reserved | Table 222: PCI Access Control Base 0 (Low) Offset: 0x31E00 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------------------------------------------------------------------| | 0 | En | RW<br>0x0 | Access control window enable 0 = Disable 1 = Enable | | 3:1 | Reserved | RW<br>0x0 | Reserved | | 4 | AccProt | RW<br>0x0 | Access Protect 0 = PCI access to this region is allowed. 1 = PCI access to this region is forbidden. | | 5 | WrProt | RW<br>0x0 | Write Protect 0 = PCI write is to this region is allowed. 1 = PCI write to this region is forbidden. | | 7:6 | PCISwap | RW<br>0x0 | PCI Slave Data Swap Control 00 = Byte Swap 01 = No swapping 10 = Both byte and word swap 11 = Word swap | Table 222: PCI Access Control Base 0 (Low) (Continued) Offset: 0x31E00 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | RdMBurst | RW<br>0x0 | Read Maximum Burst Specifies the maximum read burst size for a single transaction between a PCI slave and the other interfaces. 00 = 32 bytes 01 = 64 bytes 10 = 128 bytes 11 = Reserved | | 11:10 | RdSize | RW<br>0x0 | Typical PCI Read Transaction Size Defines the amount of data the slave prefetches from the target unit: 00 = 32 bytes 01 = 64 bytes 10 = 128 bytes 11 = 256 bytes NOTE: If the transaction address hits a non prefetchable space (prefetch bit of the BAR is cleared), the slave reads a single data, regardless of the setting of this field. | | 31:12 | Base | RW<br>0x0 | Access Control Base Address<br>Corresponds to address bits [31:12]. | Table 223: PCI Access Control Base 0 (High) Offset: 0x31E04 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------------| | 31:0 | Base | RW<br>0x0 | Base Address High Corresponds to address bits [63:32]. | Table 224: PCI Access Control Size 0 Offset: 0x31E08 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RW<br>0x0 | Reserved | | 4 | AggrWM1 | RW<br>0x0 | Aggressive Prefetch Water Mark 1 0 = The 88F5182 drives read data on the bus as soon as it has <b>one</b> 256-byte read buffer valid 1 = The 88F5182 drives read data on the bus as soon as it has <b>two</b> 256- byte read buffers valid. | Table 224: PCI Access Control Size 0 (Continued) Offset: 0x31E08 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:5 | AggrWM2 | RW<br>0x0 | Aggressive Prefetch Water Mark 2 Defines at which point the 88F5182 PCI slave prefetches the next buffer from memory. 0 = Fetches next buffer after driving one 64-bit word on the bus. 1 = Fetches after driving two 64-bit words on the bus, and so on. | | 9:8 | WrMBurst | RW<br>0x0 | Write Max Burst Specifies the maximum burst size for a single write transaction between a PCI slave and the other interfaces 00 = 32 bytes 01 = 64 bytes 10 = 128 bytes 11 = Reserved | | 10 | Aggr | RW<br>0x0 | Aggressive Prefetch Enable If set to 1, RdSize setting is ignored, and the 88F5182 PCI slave prefetches read data as long as the requester does not DISCONNECT. | | 11 | PciOR | RW<br>0x0 | PCI Ordering required 0 = Hardware does not support PCI ordering. 1 = Hardware enforced PCI ordering | | 31:12 | Size | RW<br>0x0 | PCI access window size Must be programmed from LSB to MSB as sequence of '1s' followed by sequence of '0s'. For example, a 0x00FFF size register value represents a window size of 16 MB | Table 225: PCI Access Control Base 1 (Low) Offset: 0x31E10 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------| | 31:0 | Various | RW<br>RES<br>0x0 | Same as in Access Control Base 0 (Low) | Table 226: PCI Access Control Base 1 (High) Offset: 0x31E14 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as in Access Control Base 0 (High) | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 189 Document Classification: Proprietary June 25, 2007, Preliminary Table 227: PCI Access Control Size 1 Offset: 0x31E18 | | Bits | Field | Type/<br>InitVal | Description | |---|------|---------|------------------|--------------------------------------| | - | 31:0 | Various | RES<br>RW<br>0x0 | Same as in PCI Access Control Size 0 | Table 228: PCI Access Control Base 2 (Low) Offset: 0x31E20 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------| | 31:0 | Various | RW<br>RES<br>0x0 | Same as in Access Control Base 0 (Low) | Table 229: PCI Access Control Base 2 (High) Offset: 0x31E24 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as in Access Control Base 0 (High) | Table 230: PCI Access Control Size 2 Offset: 0x31E28 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------| | 31:0 | Various | RES<br>RW<br>0x0 | Same as in PCI Access Control Size 0 | Table 231: PCI Access Control Base 3 (Low) Offset: 0x31E30 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------| | 31:0 | Various | RW<br>RES<br>0x0 | Same as in Access Control Base 0 (Low) | Table 232: PCI Access Control Base 3 (High) Offset: 0x31E34 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as in Access Control Base 0 (High) | Table 233: PCI Access Control Size 3 Offset: 0x31E38 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------| | 31:0 | Various | RES<br>RW<br>0x0 | Same as in PCI Access Control Size 0 | Table 234: PCI Access Control Base 4 (Low) Offset: 0x31E40 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------| | 31:0 | Various | RW<br>RES<br>0x0 | Same as in Access Control Base 0 (Low) | Table 235: PCI Access Control Base 4 (High) Offset: 0x31E44 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as in Access Control Base 0 (High) | Table 236: PCI Access Control Size 4 Offset: 0x31E48 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------| | 31:0 | Various | RES<br>RW<br>0x0 | Same as in PCI Access Control Size 0 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 191 ### Table 237: PCI Access Control Base 5 (Low) Offset: 0x31E50 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------| | 31:0 | Various | RW<br>RES<br>0x0 | Same as in Access Control Base 0 (Low) | ### Table 238: PCI Access Control Base 5 (High) Offset: 0x31E54 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as in Access Control Base 0 (High) | #### Table 239: PCI Access Control Size 5 Offset: 0x31E58 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------| | 31:0 | Various | RES<br>RW<br>0x0 | Same as in PCI Access Control Size 0 | ### A.7.3 PCI Configuration Access Registers #### Note PCI Configuration Address, PCI Configuration Data, and PCI Interrupt Acknowledge registers are only accessible by CPU. They must not be accessed from PCI. ### Table 240: PCI Configuration Address Offset: 0x30C78 **NOTE:** This register is also accessible via the a PCI slave read and write transaction. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------| | 1:0 | Reserved | RES<br>0x0 | Read Only. | | 7:2 | RegNum | RW<br>0x0 | Register number | Table 240: PCI Configuration Address (Continued) Offset: 0x30C78 **NOTE:** This register is also accessible via the a PCI slave read and write transaction. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------| | 10:8 | FunctNum | RW<br>0x0 | Description number | | 15:11 | DevNum | RW<br>0x0 | Device number | | 23:16 | BusNum | RW<br>0x0 | Bus number | | 30:24 | Reserved | RES<br>0x0 | Read Only. | | 31 | ConfigEn | RW<br>0x0 | When set, an access to the Configuration Data register is translated into a Configuration or Special cycle on the PCI bus. | Table 241: PCI Configuration Data Offset: 0x30C7C | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ConfigData | RW<br>0x0 | The data is transferred to/from the PCI bus when the CPU accesses this register and the ConfigEn bit in the Configuration Address register is set. A CPU access to this register causes the 88F5182 to perform a Configuration or Special cycle on the PCI bus. | Table 242: PCI Interrupt Acknowledge Offset: 0x30C34 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|------------------------------------------------------------------------------------------| | 31:0 | IntAck | RO<br>0x0 | A CPU read access to this register forces an interrupt acknowledge cycle on the PCI bus. | ## A.7.4 PCI Error Report Registers Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 193 Document Classification: Proprietary June 25, 2007, Preliminary Table 243: PCI SERRn Mask Offset: 0x30C28 **NOTE:** 88F5182 only asserts PCI\_SERRn if the PCI Status and Command register's <SErrEn> bit [8] is enabled, see Table 250 on page 198. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DPErr | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon internal data path error detection in the PCI interface | | 1 | SWrPerr | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon PCI slave detection of bad write data parity. | | 2 | SRdPerr | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a PCI_PERRn response to read data driven by the PCI slave. | | 4:3 | Reserved | RES<br>0x0 | Reserved | | 5 | MWrPerr | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a PCI_PERRn response to write data driven by the PCI master. | | 6 | MRdPerr | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a bad data parity detection during a PCI master read transaction or upon bad parity detection during split completion to a write transaction initiated by the master. | | 7 | Reserved | RES<br>0x0 | Reserved | | 8 | MMabort | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a PCI master generation of master abort. | | 9 | MTabort | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a PCI master detection of target abort. | | 10 | MDis | RW<br>0x0 | If set to 1, assert PCI_SERRn upon an attempt to generate a PCI transaction while master is disabled. | | 11 | MRetry | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a PCI master reaching retry counter limit. | | 16:12 | Reserved | RES<br>0x0 | Reserved | | 17 | STabort | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon a PCI slave generate Target Abort. | | 19:18 | Reserved | RES<br>0x0 | Reserved | | 20 | SRdBuf | RW<br>0x0 | If set to 1, asserts PCI_SERRn if the PCI slave's read buffer, discard timer expires. | | 21 | Arb | RW<br>0x0 | If set to 1, asserts PCI_SERRn upon the internal PCI arbiter detection of a broken PCI master. | # 88F5182 Open Source Community Programmer's User Guide Table 243: PCI SERRn Mask (Continued) Offset: 0x30C28 NOTE: 88F5182 only asserts PCI\_SERRn if the PCI Status and Command register's <SErrEn> bit [8] is enabled, see Table 250 on page 198. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 31:22 | Reserved | RES<br>0x0 | Reserved | ### Note Error Address is not latched with the following interrupt events: <MDis> bit [10], <SRdBuf> bit [20], <Arb> bit [21], <BIST> bit [24], <PMG> bit [25], and <PRST> bit [26] (see Table 243, "PCI SERRn Mask," on page 194). Table 244: PCI Interrupt Cause Offset: 0x31D58 **NOTE:** All bits are Read/Write Clear only. A cause bit sets upon error event occurrence. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|---------------------------------------------------------------| | 23:0 | Cause | RWC<br>0x0 | Cause bit per event, as described in the SERRn Mask register. | | 24 | BIST | RWC<br>0x0 | PCI BIST Interrupt | | 25 | PMG | RWC<br>0x0 | PCI Power Management Interrupt | Doc. No. MV-S400130-00 Rev. 0.5Copyright © 2007 MarvellPage 195Document Classification: ProprietaryJune 25, 2007, Preliminary Table 244: PCI Interrupt Cause (Continued) Offset: 0x31D58 **NOTE:** All bits are Read/Write Clear only. A cause bit sets upon error event occurrence. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | PRST | RWC<br>0x0 | PCI Reset Assert | | 31:27 | Sel | RWC<br>0x0 | Specifies the error event currently being reported in the Error Address registers: 0x0 = Reserved 0x1 = SWrPerr 0x2 = SRdPerr 0x3 = Reserved 0x4 = Reserved 0x5 = MWrPerr 0x6 = MRdPerr 0x7 = Reserved 0x8 = MMabort 0x9 = MTabort 0xA = Reserved 0xB = MRetry 0xC = Reserved 0xD = Reserved 0xE = Reserved 0xT = Reserved 0x10 = Reserved 0x11 = STabort 0x12 = Reserved 0x13 = Reserved 0x14 = Reserved 0x15 = Reserved 0x15 = Reserved 0x16 = Reserved 0x17 = Reserved 0x17 = Reserved 0x18 = Ox1F = Reserved 0x18 = Ox1F = Reserved | Table 245: PCI Interrupt Mask Offset: 0x31D5C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26:0 | Mask | RW<br>0x0 | Mask bit per cause bit. If a bit is set to 1, the corresponding event is enabled. Mask does not affect setting of the Interrupt Cause register bits, it only affects the assertion of interrupt. | | 31:27 | Reserved | RES<br>0x0 | Reserved | Table 246: PCI Error Address (Low) Offset: 0x31D40 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ErrAddr | RO<br>0x0 | PCI address bits [31:0] are latched as a result of an error latched in the Interrupt Cause Register. Upon address latched, no new address can be registered (due to another error) until the register is being read. An error which is masked in the Interrupt Mask Register will not set this register. In case of a split completion by an external completer with any error, the PCI address error samples the address of split completion. NOTE: Do not compare the four least significant bits (of the seven address bits) of the completion address to the original crossbar request address. The master always issues transaction on the PCI with address aligned to 32-bits. In case the internal completer initiates a split completion and detects an error, the unit samples and locks the split completion address and not the original address. | Table 247: PCI Error Address (High) Offset: 0x31D44 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ErrAddr | RO<br>0x0 | PCI address bits [63:32] are latched as a result of an error latched in the Interrupt Cause Register. Upon address latched, no new address can be registered (due to another error) until the Address Low register is being read. An error which is masked in the Interrupt Mask Register will not set this register. NOTE: Applicable only when running DAC cycle. | Table 248: PCI Error Command Offset: 0x31D50 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | ErrCmd | RO<br>0x0 | PCI Command bits [3:0] are latched as a result of an error latched in the Interrupt Cause Register. When latched, no new command can be registered (due to another error) until the Address Low register is being read. An error which is masked in the Interrupt Mask Register will not set this register. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 197 Document Classification: Proprietary June 25, 2007, Preliminary Table 248: PCI Error Command (Continued) Offset: 0x31D50 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | DAC | RO<br>0x0 | If set to 1, indicates that the transaction latched in the error registers is a DAC transaction (meaning the address is composed of Error Address Low and High registers). | | 31:5 | Reserved | RES<br>0x0 | Reserved | # A.7.5 Function 0 Configuration Registers Table 249: PCI Device and Vendor ID Offset: 0x00 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|---------------------------------------------| | 15:0 | VenID | RW<br>0x11AB | Marvell's Vendor ID.<br>Read only from PCI. | | 31:16 | DevID | RW<br>0x5182 | 88F5182 Device ID.<br>Read only from PCI. | Table 250: PCI Status and Command | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | IOEn | RW<br>0x0 | Controls the 88F5182's ability to response to PCI I/O accesses. 0 = Disable 1 = Enable | | 1 | MEMEn | RW<br>0x0 | Controls the 88F5182's ability to response to PCI Memory accesses. 0 = Disable 1 = Enable | | 2 | MasEn | RW<br>0x0 | Controls the 88F5182's ability to act as a master on the PCI bus. 0 = Disable 1 = Enable | | 3 | SpecialEn | RO<br>0x0 | Controls the 88F5182's ability to respond to PCI special cycles. Read only 0 (88F5182 PCI slave does not support special cycles). | | 4 | MemWrlnv | RW<br>0x0 | Controls the 88F5182's ability to generate memory write and invalidate commands on the PCI bus. 0 = Disable 1 = Enable | Table 250: PCI Status and Command (Continued) Offset: 0x04 | Offset: 0x04 | | | | |--------------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Type/<br>InitVal | Description | | 5 | VGA | RO<br>0x0 | VGA Palette Snoops<br>Not supported.<br>Read only 0. | | 6 | PErrEn | RW<br>0x0 | Controls the 88F5182's ability to respond to parity errors on the PCI. If this bit is disable the 88F5182 ignores any Parity Errors. 0 = Disable 1 = Enable NOTE: The 88F5182 asserts PCI_PERRn only when detects data parity error. | | 7 | AddrStep | RW<br>0x0 | Address Stepping Enable The 88F5182 PCI master performs address stepping only on configuration accesses. NOTE: Read only from the PCI. | | 8 | SErrEn | RW<br>0x0 | Controls the 88F5182's ability to assert the PCI_SERRn pin. 0 = Disable 1 = Enable | | 9 | FastBTBEn | RW<br>0x0 | Controls the 88F5182's ability to generate fast back-to-back transactions. 0 = Disable 1 = Enable | | 19:10 | Reserved | RO<br>0x0 | Read only. | | 20 | CapList | RW<br>0x1 | Capability List Support Indicates that the 88F5182 configuration header includes capability list. <b>NOTE:</b> Read only from the PCI. | | 21 | 66MHzEn | RW<br>0x1 | 66 MHz Capable Indicates that the 88F5182 PCI interface is capable of running at 66 MHz NOTE: Read only from PCI. | | 22 | Reserved | RES<br>0x0 | Read only. | | 23 | TarFastBB | RW<br>0x1 | Indicates that the 88F5182 is capable of accepting fast back-to-back transactions on the PCI bus. NOTE: Read only from the PCI. | | 24 | DataPerr | RWC<br>0x0 | Set by the 88F5182 Master when detects or generates Perr. Clear only by writing 1. | | 26:25 | DevSelTim | RW<br>0x1 | Indicates the 88F5182's DEVSEL timing (medium). NOTE: Read only from the PCI. | | 27 | SlaveTabort | RWC<br>0x0 | Set when the 88F5182's slave terminates a transaction with Target Abort. Clear only by writing 1. | Table 250: PCI Status and Command (Continued) Offset: 0x04 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|-------------------------------------------------------------------------------------------------------------| | 28 | MasterTabort | RWC<br>0x0 | Set when the 88F5182's master detects a Target Abort termination. Clear only by writing 1. | | 29 | MAbort | RWC<br>0x0 | Set when the 88F5182's master generates a Master Abort (except of special cycle). Clear only by writing 1. | | 30 | SysErr | RWC<br>0x0 | Set when the 88F5182 asserts PCI_SERRn. Clear only by writing 1. | | 31 | DetParErr | RWC<br>0x0 | Set upon the 88F5182 detection of Parity error (both as master and slave). Clear only by writing 1. | Table 251: PCI Class Code and Revision ID Offset: 0x08 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------------------------|-----------------------------------------------------------| | 7:0 | RevID | RW<br>Rev. A1: 0x1<br>Rev. A2: 0x2 | Indicates the Revision number. NOTE: Read only from PCI. | | 15:8 | Reserved | RO<br>0x0 | Read only. | | 23:16 | SubClass | RW<br>0x80 | Indicates the Subclass. NOTE: Read only from PCI. | | 31:24 | BaseClass | RW<br>0x05 | Indicates the Base Class. NOTE: Read only from PCI. | Table 252: PCI BIST, Header Type/Initial Value, Latency Timer, and Cache Line Offset: 0x0C | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CacheLine | RW<br>0x00 | Specifies the 88F5182's cache line size. | | 15:8 | LatTimer | RW<br>0x0 | Specifies in units of PCI clock cycles the latency timer value of the 88F5182. Used by the PCI master when acting as a requester. | | 23:16 | HeadType/<br>InitVal | RW<br>0x80 | Specifies Configuration Header Type/ Initial Value NOTE: Read only from PCI. | ### Table 252: PCI BIST, Header Type/Initial Value, Latency Timer, and Cache Line (Continued) Offset: 0x0C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------| | 27:24 | BISTComp | RW<br>0x0 | BIST Completion Code Written by the CPU upon BIST completion. NOTE: Read only from PCI. | | 29:28 | Reserved | RES<br>0x0 | Reserved | | 30 | BISTAct | RW<br>0x0 | BIST Activate bit Set to 1 by PCI to activate BIST. Cleared by CPU upon BIST completion. | | 31 | BISTCap | RW<br>0x1 | BIST Capable Bit NOTE: Read Only from PCI. | ### Table 253: PCI CSn[0] Base Address (Low) Offset: 0x10 | Bits | Field | Type/<br>InitVal | Description | |-------|------------------|------------------|---------------------------------------------------------------------------------------------| | 0 | MemSpace | RO<br>0x0 | Memory Space Indicator | | 2:1 | Type/<br>InitVal | RW<br>0x2 | BAR Type/Initial Value Located anywhere in 64-bit address space. NOTE: Read only from PCI. | | 3 | Prefetch | RW<br>0x1 | Prefetch Enable NOTE: Read only from PCI. | | 11:4 | Reserved | RES<br>0x0 | Read only. | | 31:12 | Base | RW<br>0x00000 | Base address. Corresponds to address bits [31:12]. | ### Table 254: PCI CSn[0] Base Address (High) Offset: 0x14 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------| | 31:0 | Base | RW<br>0x0 | Base address<br>Corresponds to address bits [63:32]. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 201 June 25, 2007, Preliminary ### Table 255: PCI CSn[1] Base Address (Low) Offset: 0x18 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0x10000000 | Same as CSn[0] Base Address (Low) | ### Table 256: PCI CSn[1] Base Address (High) Offset: 0x1C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High) | ### Table 257: PCI Internal Registers Memory Mapped Base Address (Low) Offset: 0x20 | Bits | Field | Type/<br>InitVal | Description | |-------|------------------|------------------|---------------------------------------------------------------------------------------------| | 0 | MemSpace | RO<br>0x0 | Memory Space Indicator | | 2:1 | Type/<br>InitVal | RW<br>0x2 | BAR Type/Initial Value Located anywhere in 64-bit address space. NOTE: Read only from PCI. | | 3 | Prefetch | RW<br>0x0 | Prefetch Enable NOTE: Read only from PCI. | | 15:4 | Reserved | RES<br>0x0 | Read only. | | 31:16 | Base | RW<br>0xD0000 | Base Address<br>Corresponds to address bits [31:16] | ### Table 258: PCI Internal Registers Memory Mapped Base Address (High) | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|-----------------------------------------------------| | 31:0 | Base | RW<br>0x0 | Base address<br>Corresponds to address bits [63:32] | Table 259: PCI Subsystem Device and Vendor ID Offset: 0x2C | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|------------------------------------------------------------| | 15:0 | VenID | RW<br>0x0 | Subsystem Manufacturer ID Number NOTE: Read only from PCI. | | 31:16 | DevID | RW<br>0x0 | Subsystem Device ID Number NOTE: Read only from PCI. | Table 260: PCI Expansion ROM Base Address Register Offset: 0x30 NOTE: If Expansion ROM is not enabled (PCI Mode register), this register is Reserved (Read Only 0) | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------| | 0 | ExpROMEn | RW<br>0x0 | Expansion ROM Enable 0 = Disable 1 = Enable | | 11:1 | Reserved | RES<br>0x0 | Reserved | | 31:12 | Base | RW<br>0xE0000 | Expansion ROM Base Address | Table 261: PCI Capability List Pointer Register Offset: 0x34 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------| | 7:0 | CapPtr | RW<br>0x40 | Capability List Pointer NOTE: Read only from PCI. | | 31:8 | Reserved | RES<br>0x0 | Reserved | Table 262: PCI Interrupt Pin and Line Offset: 0x3C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------------------------------------------------| | 7:0 | IntLine | RW<br>0x0 | Provides interrupt line routing information. | | 15:8 | IntPin | RW<br>0x1 | Indicates which interrupt pin is used by the 88F5182. NOTE: Read only from PCI. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Table 262: PCI Interrupt Pin and Line (Continued) Offset: 0x3C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 31:16 | Reserved | RES<br>0x0 | Read only. | **Table 263: PCI Power Management** | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CapID | RW<br>0x1 | Capability ID NOTE: Read only from PCI. | | 15:8 | NextPtr | RW<br>0x48 | Next Item Pointer NOTE: Read only from PCI. | | 18:16 | PMCVer | RW<br>0x2 | PCI Power Management Spec Revision NOTE: Read only from PCI. | | 19 | PMECIk | RW<br>0x1 | PME Clock Indicates that the PCI clock is required for the 88F5182 to assert PCI_PMEn NOTE: Read only from PCI. | | 20 | Reserved | RES<br>0x0 | Read only from PCI | | 21 | DSI | RW<br>0x0 | Device Specific Initialization NOTE: Read only from PCI. | | 24:22 | AuxCur | RW<br>0x0 | Auxiliary Current Requirements NOTE: Read only from PCI. | | 25 | D1Sup | RW<br>0x1 | D1 Power Management State Support 0 = Not supported 1 = Supported NOTE: Read only from PCI. | | 26 | D2Sup | RW<br>0x1 | D2 Power Management State Support 0 = Not supported 1 = Supported NOTE: Read only from PCI. | | 31:27 | PMESup | RW<br>0xf | PCI_PMEn Signal Support Indicates in which power states the 88F5182 supports the PCI_PMEn pin. Each bit corresponds to different state (bit [0]—D0, bit [1]—D1, bit [2]—D2, bit [3]—D3-hot, bit [4]—D3-cold). For example, 'b01001 stands for supporting PCI_PMEn only on D0 and D3-hot states. NOTE: Read only from PCI. | # Table 264: PCI Power Management Control and Status Offset: 0x44 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 1:0 | PState | RW<br>0x0 | Power State<br>00 = D0<br>01 = D1<br>10 = D2<br>11 = D3-hot | | 7:2 | Reserved | RW<br>0x0 | Read only | | 8 | PME_EN | RW<br>0x0 | PCI_PMEn Pin Assertion Enable | | 12:9 | DSel | RW<br>0x0 | Data Select | | 14:13 | DScale | RW<br>0x0 | Data Scale NOTE: Read only from PCI. | | 15 | PME_Stat | RW<br>0x0 | PCI_PMEn Pin Status CPU set only by writing 1. PCI clear only by writing 1. When set to 1, the 88F5182 asserts PCI_PMEn pin. | | 23:16 | P2P | RW<br>0x0 | Power Management Status and Control for P2P Bridge NOTE: Read only from PCI. | | 31:24 | Data | RW<br>0x0 | State Data NOTE: Read only from PCI. | Table 265: PCI VPD Address Offset: 0x48 | Bits | Field | Type/<br>InitVal | Description | |-------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CapID | RW<br>0x3 | Capability ID NOTE: Read only from PCI. | | 15:8 | NextPtr | RW<br>0x50 | Next Item Pointer NOTE: Read only from PCI. | | 30:16 | Addr | RW<br>0x0 | VPD Address Points to the location of the VPD structure in memory. NOTE: The 88F5182 also implements remapping of the high address bits through the PCI Address Decoding Control register. | Table 265: PCI VPD Address (Continued) Offset: 0x48 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31 | Flag | RW<br>0x0 | Flag Flipped by System or 88F5182 during VPD Access On VPD writes, system sets the flag to 1 indicating VPD write is required. The 88F5182 clears the flag to indicate that the VPD write is done (data from the VPD Data register was written to memory). On VPD reads, the system sets the flag to 0, indicating VPD read is required. The 88F5182 sets the flag to 1 when the read is done (data has been read from memory and put in VPD Data register). | Table 266: PCI VPD Data Offset: 0x4C | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|-------------| | 31:0 | Data | RW<br>0x0 | VPD Data | Table 267: PCI MSI Message Control | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | CapID | RW<br>0x5 | Capability ID NOTE: Read only from PCI. | | 15:8 | NextPtr | RW<br>0x68 | Next Item Pointer NOTE: Read only from PCI. | | 16 | MSIEn | RW<br>0x0 | MSI Enable 0 = Disable The 88F5182 generates a PCI interrupt. 1 = Enabled The 88F5182 generates MSI messages instead of interrupts. | | 19:17 | MultiCap | RW<br>0x0 | Multiple Messages Capable The 88F5182 is capable of driving a single message. NOTE: Read only from PCI. | | 22:20 | MultiEn | RW<br>0x0 | Multiple Messages Enable The number of messages the system allocates to the 88F5182 (must be smaller or equal to MultiCap). | ### Table 267: PCI MSI Message Control (Continued) Offset: 0x50 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | 23 | Addr64 | RW<br>0x1 | 64-bit Addressing Capable Indicates whether the 88F5182 is capable of generating 64-bit message address. Read only from PCI. 0 = Not capable 1 = Capable | | 31:24 | Reserved | RO<br>0x0 | Read only 0. | Table 268: PCI MSI Message Address Offset: 0x54 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|-----------------| | 31:0 | Addr | RW<br>0x0 | Message Address | ### Table 269: PCI MSI Message Upper Address Offset: 0x58 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Addr | RW<br>0x0 | Message Upper Address<br>32 upper address bits.<br>If set to a value other than 0, the 88F5182 issues MSI message as DAC<br>cycle. | ### Table 270: PCI Message Data Offset: 0x5C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------| | 15:0 | Data | RW<br>0x0 | Message Data<br>Initiated by the system. | | 31:16 | Reserved | RES<br>0x0 | Read only 0. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 207 Document Classification: Proprietary June 25, 2007, Preliminary Table 271: CompactPCI HotSwap Offset: 0x68 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------| | 7:0 | CapID | RW<br>0x6 | Capability ID NOTE: Read only from PCI. | | 15:8 | NextPtr | RO<br>0x0 | Next Item Pointer NOTE: Read only from PCI. This is a null pointer | | 16 | Reserved | RES<br>0x0 | Read only 0. | | 17 | EIM | RW<br>0x0 | PCI_ENUMn Interrupt Mask 0 = Enable signal 1 = Mask signal | | 18 | Reserved | RES<br>0x0 | Read only 0. | | 19 | LOO | RW<br>0x0 | LED On/Off 0 = LED off 1 = LED on | | 21:20 | Reserved | RES<br>0x0 | Read only 0. | | 22 | Ext | RWC<br>0x0 | Extraction Indicates that the board is about to be extracted (set to 1). NOTE: Write 1 to clear. | | 23 | Ins | RWC<br>0x0 | Insertion Indicates that the board has just been inserted (set to 1). NOTE: Write 1 to clear. | | 31:24 | Reserved | RES<br>0x0 | Read only 0. | ## A.7.6 Function 1 Configuration Registers Table 272: PCI CSn[2] Base Address (Low) | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------------------------------------------------------------------| | 31:0 | Various | RO<br>0x0 | Same as CSn[0] Base Address (Low) See Table 253, "PCI CSn[0] Base Address (Low)," on page 201. | Table 273: PCI CSn[2] Base Address (High) Offset: 0x14 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------------------------------------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High) See Table 254, "PCI CSn[0] Base Address (High)," on page 201. | Table 274: PCI CSn[3] Base Address (Low) Offset: 0x18 | Bits | Field | Type/<br>InitVal | Description | |-------|---------|------------------|-----------------------------------| | 31:12 | Various | RO<br>0x0 | Same as CSn[0] Base Address (Low) | Table 275: PCI CSn[3] Base Address (High) Offset: 0x1C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0]Base Address (High) | ## A.7.7 Function 2 Configuration Registers Table 276: PCI DevCS[0] Base Address (Low) Offset: 0x10 | Bits | Field | Type/<br>InitVal | Description | |-------|------------------|------------------|---------------------------------------------------------------------------------------------| | 0 | MemSpace | RO<br>0x0 | Memory Space Indicator | | 2:1 | Type/<br>InitVal | RW<br>0x2 | BAR Type/Initial Value Located anywhere in 64-bit address space. NOTE: Read only from PCI. | | 3 | Prefetch | RW<br>0x0 | Prefetch Enable NOTE: Read only from PCI. | | 11:4 | Reserved | RES<br>0x0 | Read only. | | 31:12 | Various | RW<br>0xE0000 | Same as CSn[0] Base Address (Low) | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 209 Document Classification: Proprietary ### Table 277: PCI DevCSn[0] Base Address (High) Offset: 0x14 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High) | ### Table 278: PCI DevCSn[1] Base Address (Low) Offset: 0x18 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------| | 31:0 | Various | 0x0 | Same as DevCSn[0] Base Address (Low) | ### Table 279: PCI DevCSn[1] Base Address (High) Offset: 0x1C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High) | ### Table 280: PCI DevCSn[2] Base Address (Low) Offset: 0x20 | Bits | Field | Type/<br>InitVal | Description | | |------|---------|------------------|--------------------------------------|--| | 31:0 | Various | 0x0 | Same as DevCSn[0] Base Address (Low) | | ### Table 281: PCI DevCSn[2] Base Address (High) | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High) | Table 282: PCI BootCS Base Address (Low) Offset: 0x18 | Bits | Field | Type/<br>InitVal | Description | | |------|---------|------------------|-----------------------------------------------------------------------------------------------------|--| | 31:0 | Various | 0xF8000000 | Same as DevCSn[0] Base Address (Low) See Table 276, "PCI DevCS[0] Base Address (Low)," on page 209. | | Table 283: PCI BootCSn Base Address (High) Offset: 0x1C | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|-------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High). | Table 284: PCI P2P Mem0 Base Address (Low) Offset: 0x10 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------------------------------------------------------------------| | 31:0 | Various | 0x80000000 | Same as CSn[0] Base Address (Low) See Table 253, "PCI CSn[0] Base Address (Low)," on page 201. | Table 285: PCI P2P Mem0 Base Address (High) Offset: 0x14 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------| | 31:0 | Various | RW<br>0x0 | Same as CSn[0] Base Address (High) | Table 286: PCI P2P I/O Base Address Offset: 0x20 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------| | 0 | IOSpace | RO<br>0x1 | I/O Space Indicator | | 11:1 | Reserved | RO<br>0x0 | Read only. | | 31:12 | Various | RW<br>0xC0000 | Same as CSn[0]Base Address (Low) | Doc. No. MV-S400130-00 Rev. 0.5 Table 287: PCI Internal Registers I/O Mapped Base Address Offset: 0x24 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------| | 0 | IOSpace | RO<br>0x1 | I/O Space Indicator | | 11:1 | Reserved | RO<br>0x0 | Read only. | | 31:12 | Various | RW<br>0xD0000 | Same as CSn[0] Base Address | #### **8.A** Serial-ATA Host Controller (SATAHC) Registers #### **SATAHC Address Space** A.8.1 The SATAHC contains two SATA ports. In the address space of the SATAHC, three regions are allocated, one region per port and an additional region for the common registers. See Figure 16 and Table 288. Reading from non existing address space results in reading a data of 0. Figure 16: SATAHC Address Space | SATAHC Arbiter Registers | | | | |--------------------------|-------------|--|--| | EDMA Port 1 | EDMA Port 0 | | | | Registers | Registers | | | Table 288: SATAHC Address Space | Offset | Target | |-------------|--------------------------| | 80000-81FFF | SATAHC Arbiter Registers | | 83000-83FFF | EDMA Port 0 Registers | | 84000-85FFF | EDMA Port 1 Registers | #### A.8.2 **SATAHC Arbiter Registers Map** Table 289: SATAHC Arbiter Registers Map | Register | Offset | Table, Page | |------------------------------------------------|---------|-------------------| | SATAHC Configuration Register | 0x80000 | Table 294, p. 218 | | SATAHC Request Queue Out-Pointer Register | 0x80004 | Table 295, p. 218 | | SATAHC Response Queue In-Pointer Register | 0x80008 | Table 296, p. 219 | | SATAHC Interrupt Coalescing Threshold Register | 0x8000C | Table 297, p. 219 | | SATAHC Interrupt Time Threshold Register | 0x80010 | Table 298, p. 220 | | SATAHC Interrupt Cause Register | 0x80014 | Table 299, p. 220 | | Reserved Register | 0x80018 | Table 300, p. 222 | | SATAHC Main Interrupt Cause Register | 0x80020 | Table 301, p. 222 | | SATAHC Main Interrupt Mask Register | 0x80024 | Table 302, p. 223 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 213 **Document Classification: Proprietary** Table 289: SATAHC Arbiter Registers Map (Continued) | Register | Offset | Table, Page | |--------------------------|---------|-------------------| | Window0 Control Register | 0x80030 | Table 303, p. 223 | | Window0 Base Register | 0x80034 | Table 304, p. 224 | | Window1 Control Register | 0x80040 | Table 305, p. 224 | | Window1 Base Register | 0x80044 | Table 306, p. 224 | | Window2 Control Register | 0x80050 | Table 307, p. 225 | | Window2 Base Register | 0x80054 | Table 308, p. 225 | | Window3 Control Register | 0x80060 | Table 309, p. 225 | | Window3 Base Register | 0x80064 | Table 310, p. 226 | ### A.8.3 EDMA Registers Map Each port contains an independent set of the following registers. Table 290: EDMA Registers Map | Register | Offset | Table, Page | |------------------------------------------------|----------------------------------|-------------------| | EDMA Configuration Register | Port 0: 0x82000, Port 1: 0x84000 | Table 311, p. 226 | | EDMA Timer Register | Port 0: 0x82004, Port 1: 0x84004 | Table 312, p. 230 | | EDMA Interrupt Error Cause Register | Port 0: 0x82008, Port 1: 0x84008 | Table 313, p. 230 | | EDMA Interrupt Error Mask Register | Port 0: 0x8200C, Port 1: 0x8400C | Table 314, p. 233 | | EDMA Request Queue Base Address High Register | Port 0: 0x82010, Port 1: 0x84010 | Table 315, p. 233 | | EDMA Request Queue In-Pointer Register | Port 0: 0x82014, Port 1: 0x84014 | Table 316, p. 233 | | EDMA Request Queue Out-Pointer Register | Port 0: 0x82018, Port 1: 0x84018 | Table 317, p. 234 | | EDMA Response Queue Base Address High Register | Port 0: 0x8201C, Port 1: 0x8401C | Table 318, p. 234 | | EDMA Response Queue In-Pointer Register | Port 0: 0x82020, Port 1: 0x84020 | Table 319, p. 234 | | EDMA Response Queue Out-Pointer Register | Port 0: 0x82024, Port 1: 0x84024 | Table 320, p. 235 | | EDMA Command Register | Port 0: 0x82028, Port 1: 0x84028 | Table 321, p. 236 | | EDMA Test Control Register | Port 0: 0x8202C, Port 1: 0x8402C | Table 322, p. 237 | | EDMA Status Register | Port 0: 0x82030, Port 1: 0x84030 | Table 323, p. 238 | | EDMA IORdy Timeout Register | Port 0: 0x82034, Port 1: 0x84034 | Table 324, p. 239 | | EDMA Command Delay Threshold Register | Port 0: 0x82040, Port 1: 0x84040 | Table 325, p. 239 | | EDMA Halt Conditions Register | Port 0: 0x82060, Port 1: 0x84060 | Table 326, p. 239 | ### Table 290: EDMA Registers Map (Continued) | Register | Offset | Table, Page | |----------------------------------------------------|----------------------------------|-------------------| | EDMA NCQ0 Done/TCQ0 Outstanding Status Register | Port 0: 0x82094, Port 1: 0x84094 | Table 327, p. 240 | | EDMA NCQ1 Done/TCQ1 Outstanding Status Register | Port 0: 0x82098, Port 1: 0x84098 | Table 328, p. 240 | | EDMA NCQ2 Done/TCQ2 Outstanding Status<br>Register | Port 0: 0x8209C, Port 1: 0x8409C | Table 329, p. 240 | | EDMA NCQ3 Done/TCQ3 Outstanding Status Register | Port 0: 0x820A0, Port 1: 0x840A0 | Table 330, p. 241 | #### **Shadow Register Block Registers Map** A.8.4 Table 291: Shadow Register Block Registers Map | Bits<br>31 -24 | Bits<br>23-16 | Bits<br>15-8 | Bits<br>7-0 | Offset | Table, Page | |----------------|---------------|--------------|-----------------------------------------------------------------|----------------------------------|------------------------| | Reserved | Reserved | Device PIO | Data register | Port 0: 0x82100, Port 1: 0x84100 | see ATA/ | | Reserved | Reserved | Reserved | Device -<br>Features (Fea-<br>tures Current)/<br>Error register | Port 0: 0x82104, Port 1: 0x84104 | ATAPI<br>specification | | Reserved | Reserved | Reserved | Device - Sector<br>Count (Sector<br>Count Current)<br>register | Port 0: 0x82108, Port 1: 0x84108 | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 215 June 25, 2007, Preliminary Table 291: Shadow Register Block Registers Map (Continued) | Bits<br>31 -24 | Bits<br>23-16 | Bits<br>15-8 | Bits<br>7-0 | Offset | Table, Page | |----------------|---------------|--------------|---------------------------------------------------|----------------------------------|------------------| | Reserved | Reserved | Reserved | Device - LBA<br>Low register | Port 0: 0x8210C, Port 1: 0x8410C | see<br>ATA/ATAPI | | Reserved | Reserved | Reserved | Device - LBA<br>Mid register | Port 0: 0x82110, Port 1: 0x84110 | specification | | Reserved | Reserved | Reserved | Device - LBA<br>High register | Port 0: 0x82114, Port 1: 0x84114 | | | Reserved | Reserved | Reserved | Device - Device/<br>Head (Device)<br>register | Port 0: 0x82118, Port 1: 0x84118 | | | Reserved | Reserved | Reserved | Device - Com-<br>mand/Status<br>register | Port 0: 0x8211C, Port 1: 0x8411C | | | Reserved | Reserved | Reserved | Device - Control/<br>Alternate Status<br>register | Port 0: 0x82120, Port 1: 0x84120 | | ### A.8.5 Basic DMA Registers Map Table 292: Basic DMA Register Map | Register | Offset | Table, Page | |---------------------------------------------|----------------------------------|-------------------| | Basic DMA Command Register | Port 0: 0x82224, Port 1: 0x84224 | Table 331, p. 241 | | Basic DMA Status Register | Port 0: 0x82228, Port 1: 0x84228 | Table 332, p. 243 | | Descriptor Table Low Base Address Register | Port 0: 0x8222C, Port 1: 0x8422C | Table 333, p. 244 | | Descriptor Table High Base Address Register | Port 0: 0x82230, Port 1: 0x84230 | Table 334, p. 244 | | Data Region Low Address Register | Port 0: 0x82234, Port 1: 0x84234 | Table 335, p. 245 | | Data Region High Address Register | Port 0: 0x82238, Port 1: 0x84238 | Table 336, p. 245 | ### A.8.6 Serial-ATA Registers Map Table 293: Serial-ATA Interface Registers Map | Register | Offset | Table, Page | |---------------------------------------------|-----------------------------------|-------------------| | SStatus Register | Port 0: 0x82300, Port 1: 0x84300 | Table 337, p. 246 | | SError Register | Port 0: 0x82304, Port 1: 0x84304 | Table 338, p. 246 | | SError Interrupt Mask Register | Port 0: 0x82340, Port 1: 0x84340 | Table 339, p. 248 | | SControl Register | Port 0: 0x82308, Port 1: 0x84308 | Table 340, p. 248 | | LTMode Register | Port 0: 0x8230C, Port 1: 0x8430C | Table 341, p. 249 | | PHY Mode 3 Register | Port 0: 0x82310, Port 1: 0x84310 | Table 342, p. 250 | | PHY Mode 4 Register | Port 0: 0x82314, Port 1: 0x84314 | Table 343, p. 251 | | PHY Mode 1 Register | Port 0: 0x8232C, Port 1: 0x8432C | Table 344, p. 252 | | PHY Mode 2 Register | Port 0: 0x82330, Port 1: 0x84330 | Table 345, p. 252 | | BIST Control Register | Port 0: 0x82334, Port 1: 0x84334 | Table 346, p. 253 | | BIST-DW1 Register | Port 0: 0x82338, Port 1: 0x84338 | Table 347, p. 254 | | BIST-DW2 Register | Port 0: 0x8233C, Port 1: 0x8433C | Table 348, p. 254 | | Serial-ATA Interface Configuration Register | Port 0: 0x82050, Port 1: 0x84050 | Table 349, p. 254 | | Serial-ATA Interface Control Register | Port 0: 0x82344, Port 1: 0x84344, | Table 350, p. 256 | | Serial-ATA Interface Test Control Register | Port 0: 0x82348, Port 1: 0x84348 | Table 351, p. 258 | | Serial-ATA Interface Status Register | Port 0: 0x8234C, Port 1: 0x8434C | Table 352, p. 259 | | Vendor Unique Register | Port 0: 0x8235C, Port 1: 0x8435C | Table 353, p. 261 | | FIS Configuration Register | Port 0: 0x82360, Port 1: 0x84360 | Table 354, p. 262 | | FIS Interrupt Cause Register | Port 0: 0x82364, Port 1: 0x84364 | Table 355, p. 263 | | FIS Interrupt Mask Register | Port 0: 0x82368, Port 1: 0x84368 | Table 356, p. 265 | | FIS DW0 Register | Port 0: 0x82370, Port 1: 0x84370 | Table 357, p. 265 | | FIS DW1 Register | Port 0: 0x82374, Port 1: 0x84374 | Table 358, p. 265 | | FIS DW2 Register | Port 0: 0x82378, Port 1: 0x84378 | Table 359, p. 266 | | FIS DW3 Register | Port 0: 0x8237C, Port 1: 0x8437C | Table 360, p. 266 | | FIS DW4 Register | Port 0: 0x82380, Port 1: 0x84380 | Table 361, p. 266 | | FIS DW5 Register | Port 0: 0x82384, Port 1: 0x84384 | Table 362, p. 266 | | FIS DW6 Register | Port 0: 0x82388, Port 1: 0x84388 | Table 363, p. 266 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 217 Document Classification: Proprietary June 25, 2007, Preliminary ### A.8.7 SATAHC Arbiter Registers Table 294: SATAHC Configuration Register Offset: 0x80000 | Bits | Field | Type/<br>InitVal | Description | | |-------|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 7:0 | Timeout | RW<br>0xFF | SATAHC interface Crossbar Arbiter Timeout Preset Value | | | 15:8 | Reserved | RES<br>0x0 | Reserved | | | 16 | TimeoutEn | RW<br>0x1 | Crossbar Arbiter Timer Enable 0 = Enable 1 = Disable | | | 23:17 | Reserved | RES<br>0x0 | Reserved | | | 25:24 | CoalDis | RW<br>0x0 | Coalescing Disable When a bit in field <coaldis> is set to 1, the completing indication of the corresponding port is ignored in the following coalescing counters: 1. Table 297, "SATAHC Interrupt Coalescing Threshold Register," on page 219 2. Table 298, "SATAHC Interrupt Time Threshold Register," on page 220 CoalDis[0] (Bit 24) 0 = Coalescing enabled for port 0 1 = Coalescing disable for port 0 CoalDis[1] (bit 25) 0 = Coalescing enabled for port 1 1 = Coalescing disable for port 1</coaldis> | | | 31:26 | Reserved | RES<br>0x0 | Reserved | | Table 295: SATAHC Request Queue Out-Pointer Register Offset: 0x80004 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:0 | eRQQOP0 | RO<br>0x0 | EDMA Request Queue Out-Pointer Port 0 This field reflects the value of bits [11:5] in the EDMA Request Queue Out-Pointer Register (see Table 317 on page 234) located in port 0. | | 7 | Reserved | RES<br>0x0 | Reserved | | 14:8 | eRQQOP1 | RO<br>0x0 | EDMA Request Queue Out-Pointer Port 1 This field reflects the value of bits [11:5] in the EDMA Request Queue Out-Pointer Register located in port 1. | | 15 | Reserved | RES<br>0x0 | Reserved | ## Table 295: SATAHC Request Queue Out-Pointer Register (Continued) Offset: 0x80004 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 31:16 | Reserved | RES<br>0x0 | Reserved | ## Table 296: SATAHC Response Queue In-Pointer Register Offset: 0x80008 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:0 | eRPQIP0 | RO<br>0x0 | EDMA Response Queue In-Pointer Register Port 0 This field reflects the value of bits [9:3] in the EDMA Response Queue In-Pointer Register (see Table 319 on page 234) located in port 0. | | 7 | Reserved | RES<br>0x0 | Reserved | | 14:8 | eRPQIP1 | RO<br>0x0 | EDMA Response Queue In-Pointer Register Port 1 This field reflects the value of bits [9:3] in the EDMA Response Queue In- Pointer Register located in port 1. | | 15 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Reserved | RES<br>0x0 | Reserved | # Table 297: SATAHC Interrupt Coalescing Threshold Register Offset: 0x8000C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | SAICOALT | RW<br>0x0 | SATA Interrupt Coalescing Threshold This field provides a way to minimize the number of interrupts to off load the CPU. It defines the number of SaCrpbXDone indications before asserting the <saintcoal> field in the SATAHC Interrupt Cause Register (Table 299 p. 221). Once the accumulated number of SaCrpbXDone indications provided by both SATAHC ports reaches the SAICOALT value, <saintcoal> interrupt is asserted. When SaIntCoal is negated or when SATAHC Interrupt Coalescing Threshold Register is written, the interrupts counter is cleared. 0 = Assertion of SaCrpbXDone causes an immediate assertion of <saintcoal>. n = <saintcoal> assertion is provided for every n * SaCrpbXDone assertion.</saintcoal></saintcoal></saintcoal></saintcoal> | | 31:8 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 219 Document Classification: Proprietary June 25, 2007, Preliminary Table 298: SATAHC Interrupt Time Threshold Register Offset: 0x80010 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:0 | SAITMTH | RW<br>0x0 | SATA Interrupt Time Threshold This field provides a way to ensure maximum delay between <sacrpbxdone> assertion and assertion of <saintcoal> (even if the number of <sacrpbxdone> indications did not reach the <saicoalt> value). When <saintcoal> is negated or when the SATAHC Interrupt Time Threshold Register is written, the down counter is cleared. A new count is enabled in the assertion of the next <sacrpbxdone> indication. 0 = Assertion of <sacrpbxdone> causes an immediate assertion of <saintcoal>. n = Up to n internal clocks between assertion of <sacrpbxdone> and assertion of <saintcoal>.</saintcoal></sacrpbxdone></saintcoal></sacrpbxdone></sacrpbxdone></saintcoal></saicoalt></sacrpbxdone></saintcoal></sacrpbxdone> | | 31:24 | Reserved | RES<br>0x0 | Reserved | # Table 299: SATAHC Interrupt Cause Register Offset: 0x80014 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |------|--------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | SaCrpb0Done/<br>DMA0Done | RW0<br>0x0 | SATA CRPB 0 Done / Basic DMA 0 Done When EDMA is enable: (The <eenedma> field in the EDMA Command Register (Table 321 p. 236). This field is set when the EDMA in port 0 places a new CRPB in the response queue. 0 = A new CRPB was not placed in the response queue. 1 = A new CRPB was placed in the response queue. When EDMA is disabled: (Field eEnEDMA is cleared.) This field is set when the Basic DMA in port 0 completes the data transfer, clears field <basicdmaactive>, and move to idle state. 0 = Basic DMA has not completed the data transfer. 1 = Basic DMA completed the data transfer.</basicdmaactive></eenedma> | # Table 299: SATAHC Interrupt Cause Register (Continued) Offset: 0x80014 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | | апест. | | | | |------|--------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Type/<br>InitVal | Description | | | 1 | SaCrpb1Done/<br>DMA1Done | RW0<br>0x0 | SATA CRPB 1 Done / Basic DMA 1 Done When EDMA is enable: (Field <eenedma> is set.) This field is set when the EDMA in port 1 places a new CRPB in the response queue. 0 = A new CRPB was not placed in the response queue. 1 = A new CRPB was placed in the response queue. When EDMA is disabled: (Field <eenedma> is cleared.) This field is set when the Basic DMA in port 1 completes the data transfer, clears field <basicdmaactive>, and moves to idle state. 0 = Basic DMA has not completed the data transfer. 1 = Basic DMA completed the data transfer.</basicdmaactive></eenedma></eenedma> | | | 3:2 | Reserved | RES<br>0x0 | Reserved | | | 4 | SaIntCoal | RW0<br>0x0 | SATA Interrupt Coalescing This bit is set: • When the accumulated number of <sacrpbxdone> indications from the ports that participate in the coalescing mechanism according to the setting of the <coaldis> field in the SATAHC Configuration Register (Table 294 p. 218), since the last <saint-coal> negation, reaches the value set in the SATAHC Interrupt Coalescing Threshold Register, or • When the time from first <sacrpbxdone> assertion after <saintcoal> negation reaches the value set in the SATAHC Interrupt Time Threshold Register. 0 = Cause for Interrupt Coalescing did not occur. 1 = Cause for Interrupt Coalescing occurs.</saintcoal></sacrpbxdone></saint-coal></coaldis></sacrpbxdone> | | | 7:5 | Reserved | RES<br>0x0 | Reserved | | | 8 | SaDevInterrupt0 | RW0<br>0x0 | SATA Device Interrupt Port 0 This bit is set if field <eenedma> is cleared and the ATA interrupt line in port 0 is active. 0 = The ATA interrupt line in port 0 was not active. 1 = The ATA interrupt line in port 0 was active.</eenedma> | | | 9 | SaDevInterrupt1 | RW0<br>0x0 | SATA Device Interrupt Port 1 This bit is set if field <eenedma> is cleared and the ATA interrupt line in port 1 is active. 0 = The ATA interrupt line in port 1 was not active. 1 = The ATA interrupt line in port 1 was active.</eenedma> | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 221 Document Classification: Proprietary June 25, 2007, Preliminary ### Table 299: SATAHC Interrupt Cause Register (Continued) Offset: 0x80014 NOTE: A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 31:10 | Reserved | RES<br>0x0 | Reserved | ### Table 300: Reserved Register Offset: 0x80018 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 31:0 | Reserved | RW<br>0x0 | Reserved | ### Table 301: SATAHC Main Interrupt Cause Register Offset: 0x80020 NOTE: The bits in this register mirror the interrupt indications coming from the other SATAHC interrupt cause registers. | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Sata0Err | RO<br>0x0 | SATA port0 error | | 1 | Sata0Done | RO<br>0x0 | SATA port0 command done. This bit is set when one of the following occurs: • The <sacrpb0done dma0done=""> field in the SATAHC Interrupt Cause Register (Table 299 p. 220) of the SATAHC is set. • The <sadevinterrupt0> of the same register of the SATAHC is set.</sadevinterrupt0></sacrpb0done> | | 2 | Sata1Err | RO<br>0x0 | SATA port1 error | | 3 | Sata1Done | RO<br>0x0 | SATA port1 command done. This bit is set when one of the following occurs: • <sacrpb1done dma1done=""> of the SATAHC is set. • <sadevinterrupt1> of the SATAHC is set.</sadevinterrupt1></sacrpb1done> | | 4 | Sata0DmaDone | RO<br>0x0 | SATA port0 DMA done This bit is set when both of the following occur: • <sacrpb0done dma0done=""> field in Table 299, "SATAHC Interrupt Cause Register," on page 220 of SATAHC is set. • <sadevinterrupt0> in Table 299, "SATAHC Interrupt Cause Register," on page 220 of the SATAHC is set.</sadevinterrupt0></sacrpb0done> | ### Table 301: SATAHC Main Interrupt Cause Register (Continued) Offset: 0x80020 **NOTE:** The bits in this register mirror the interrupt indications coming from the other SATAHC interrupt cause registers. | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5 | Sata1DmaDone | RO<br>0x0 | SATA port1 DMA done This bit is set when both of the following occur: • <sacrpb1done dma1done=""> of SATAHC is set. • <sadevinterrupt1> of the SATAHC is set.</sadevinterrupt1></sacrpb1done> | | 6:7 | Reserved | RO<br>0x0 | Reserved | | 8 | SataCoalDone | RO<br>0x0 | SATA ports coalescing done. This bit is set when field <saintcoal> of SATAHC is set. NOTE: SATA completion fields <sata0done> and <sata1done> must be masked to use this bit.</sata1done></sata0done></saintcoal> | | 31:9 | Reserved | RO<br>0x0 | Reserved | #### Table 302: SATAHC Main Interrupt Mask Register Offset: 0x80024 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | Mask bit per each cause bit. 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of interrupt pins. It does not affect the setting of bits in the Cause register. | ## Table 303: Window0 Control Register Offset: 0x80030 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window 0 Enable 0x0 = Window is disabled. 0x1 = Window is enabled. | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the target interface associated with this window. See Section 2.10 "Default Address Map" on page 14. NOTE: Do not configure this field to the SDRAM Controller. | | 15:8 | Attr | RW<br>0x0E | Specifies the target interface attributes associated with this window. See Section 2.10 "Default Address Map" on page 14. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 223 Document Classification: Proprietary June 25, 2007, Preliminary Table 303: Window0 Control Register (Continued) Offset: 0x80030 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:16 | Size | RW<br>0x0FFF | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window in 64 KByte granularity (e.g., a value of 0x00FF specifies 256 = 16 MByte). NOTE: A value of 0x0 specifies 64-KByte size. | Table 304: Window0 Base Register Offset: 0x80034 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0000 | Base Address Used with the <size> field to set the address window size and location. Corresponds to transaction address[31:16].</size> | Table 305: Window1 Control Register Offset: 0x80040 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window1 Enable.<br>See the Window0 Control Register (Table 303 p. 223). | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0. | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register. | | 15:8 | Attr | RW<br>0x0D | Target specific attributes depending on the target interface. See the Window0 Control Register. | | 31:16 | Size | RW<br>0x0FFF | Window Size<br>See the Window0 Control Register. | Table 306: Window1 Base Register Offset: 0x80044 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | # 88F5182 Open Source Community Programmer's User Guide Table 306: Window1 Base Register (Continued) Offset: 0x80044 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|---------------------------------------------| | 31:16 | Base | RW<br>0x1000 | Base Address See the Window0 Base Register. | Table 307: Window2 Control Register Offset: 0x80050 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window2 Enable<br>See the Window0 Control Register (Table 303 p. 223). | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register. | | 15:8 | Attr | RW<br>0x0B | Target specific attributes depending on the target interface. See the Window0 Control Register. | | 31:16 | Size | RW<br>0x0FFF | Window Size See the Window0 Control Register. | Table 308: Window2 Base Register Offset: 0x80054 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x2000 | Base Address<br>See the Window0 Base Register. | Table 309: Window3 Control Register Offset: 0x80060 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------------------------------------------------------------------| | 0 | WinEn | RW<br>0x1 | Window3 Enable<br>See the Window0 Control Register (Table 303 p. 223). | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the unit ID (target interface) associated with this window. See the Window0 Control Register. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 225 Document Classification: Proprietary June 25, 2007, Preliminary Table 309: Window3 Control Register (Continued) Offset: 0x80060 | Bits | Field | Type/<br>InitVal | Description | |-------|-------|------------------|-------------------------------------------------------------------------------------------------| | 15:8 | Attr | RW<br>0x07 | Target specific attributes depending on the target interface. See the Window0 Control Register. | | 31:16 | Size | RW<br>0x0FFF | Window Size<br>See the Window0 Control Register. | Table 310: Window3 Base Register Offset: 0x80064 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x3000 | Base Address<br>See the Window0 Base Register. | ### A.8.8 EDMA Registers Table 311: EDMA Configuration Register Offset: Port 0: 0x82000, Port 1: 0x84000 | Bits | Field | Type/<br>InitVal | Description | |------|----------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | Reserved | RW<br>0x1F | Reserved | | 5 | eSATANatvCm-<br>dQue | RW<br>0x0 | EDMA SATA Native Command Queuing. When EDMA uses SATA Native Command Queuing, this bit must be set to 1. When this bit is set, bit[9] <eque> is ignored. 0 = Native Command Queuing is not in use. 1 = Native Command Queuing is in use.</eque> | | 7:6 | Reserved | RW<br>0x0 | Reserved | | 8 | eRdBSz | RW<br>0x0 | EDMA Burst Size. This bit sets the maximum burst size initiated by the DMA to the Mbus. This bit is related to <i>read</i> operation. 0 = 128B 1 = Reserved NOTE: This field must be set to 0. | | 9 | eQue | RW<br>0x0 | EDMA Queued. When EDMA uses queued DMA commands, this bit must be set to 1. 0 = Non-Queued DMA commands are in use. 1 = Only Queued DMA commands are in use. | Table 311: EDMA Configuration Register (Continued) Offset: Port 0: 0x82000, Port 1: 0x84000 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | Reserved | RW<br>0x0 | Reserved | | 11 | eRdBSzExt | RO<br>0x0<br>RW<br>0x0 | EDMA Burst Size Ext. This bit sets the maximum burst size initiated by the DMA to the Mbus. This bit is related to the <i>read</i> operation. 0 = EDMA Burst size is configured according to field <erdbsz>. 1 = Reserved NOTE: This field must be set to 0.</erdbsz> | | 12 | Reserved | RW<br>0x1 | Reserved This field must be set to 0x1. | | 13 | eWrBufferLen | RW<br>0x0 | EDMA Write Buffers Length. This bit defines the length of the write buffers. 0 = Write buffer is 256B. 1 = Reserved NOTE: This field must be set to 0. NOTE: This bit value is ignored and assumed to be 0 if <erdbszext> is cleared to 0.</erdbszext> | | 15:14 | Reserved | RW<br>0x0 | Reserved | | 16 | eEDMAFBS | RW<br>0x0 | EDMA FIS (Frame Information Structure) Based Switching. When cleared to 0, the EDMA issue a new command only when the previous command was completed or released by the drive. When set to 1, EDMA issues a new command to the drive as soon as the target device is available, regardless to the status of all of the other devices. | | 17 | eCutThroughEn | RW<br>0x0 | This bit enables Basic DMA cut-though operation when writing data to the drive. When the maximum read burst size initiated by the DMA to the Mbus in a read is limited to 128B (bits [8] <erdbsz> and [11] <erdbszext> in this register are both 0), the value of the <ecutthroughen> bit is ignored and the cut-though operation is disabled. 0 = Store and forward. 1 = Cut through.</ecutthroughen></erdbszext></erdbsz> | Table 311: EDMA Configuration Register (Continued) Offset: Port 0: 0x82000, Port 1: 0x84000 | Bits | Field | Type/<br>InitVal | Description | |-------|------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18 | eEarlyCompletionEn | RW<br>0x0 | This bit enables Basic DMA Early completion. When this bit is set to 1, Basic DMA Early completion is enabled. The DMA completes operation when all data is transferred from the drive to the Mbus, and it updates the following bits immediately, instead of waiting for this data to be visible in the system memory: • The <basicdmaactive> field in the Basic DMA Status Register (Table 332 p. 243) is cleared to 0. • When EDMA is disabled, Bits[3:0] <dmaxdone> in the SATAHC Interrupt Cause Register (Table 299 p. 220) is set to 1. Regardless to this bit value, when EDMA is enabled, the EDMA ensures all data is visible in system memory and only then it sets bit <sacrpbxdone> in the EDMA Interrupt Error Cause Register (Table 313 p. 230). When EDMA controls the Basic DMA, it is recommended to set this bit to 1. When the CPU controls the Basic DMA directly, it is recommended to clear this bit to 0. 0 = Early DMA completion disabled. 1 = Early DMA completion enabled.</sacrpbxdone></dmaxdone></basicdmaactive> | | 19 | eEDMAQueLen | RW<br>0x0 | EDMA response queue and request queues length 0 = 32 entries 1 = 128 entries | | 21:20 | Reserved | RW<br>0x0 | Reserved | | 22 | eHostQueue-<br>CacheEn | RW<br>0x0 | EDMA Host Queue Cache Enable When set to 1, the EDMA is capable of storing up to four commands internally, before sending the commands to the drive. This bit enables the EDMA to send multiple commands across multiple drives much faster. It also enables the EDMA to send commands to any available drive, while other drives are busy executing previous commands. 0 = Host Queue Cache is disabled. EDMA stores a single command internally. Only when the command is sent to the drive, it fetches a new command from the CRQB. 1 = Host Queue Cache is enabled. | | 23 | eMaskRxPM | RW<br>0x0 | This bit masks the PM field in the incoming FISs. 0 = Mask the PM field in incoming FISs. 1 = Do not mask. | | 24 | ResumeDis | RW<br>0x0 | When set to 1, the EDMA never sets the <contfromprev> field in the Basic DMA Command Register (Table 331 p. 242). When cleared to 0, the EDMA sets field <contfromprev> whenever possible.</contfromprev></contfromprev> | Table 311: EDMA Configuration Register (Continued) Offset: Port 0: 0x82000, Port 1: 0x84000 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25 | Reserved | RW<br>0x0 | Reserved | | 26 | eDMAFBS | RW<br>0x0 | Port Multiplier, FIS Based Switching mode. When cleared to 0, the Basic DMA continues the data transfer until the end of the PRD table. Then, it clears field <basicdmaactive>, clears field <basicdmapaused>, and halts. These two fields are in the Basic DMA Status Register (Table 332 p. 243). When this field is set to 1, the Basic DMA stops on the FIS boundary. During a write command, the Basic DMA: 1. Completes the 8-KB FIS transmission to the drive (Max frame transmission size can be change by the <transfrm-siz> field in the Serial-ATA Interface Test Control Register (Table 351 p. 259)). 2. Clears <basicdmaactive>. 3. Sets <basicdmapaused> if the command was not completed. 4. Halts. During a read command, the Basic DMA: 1. Completes the data transfer associates with a single FIS reception. 2. If field <eearlycompletionen> is set it waits for data visible in the system memory. 3. Clears <basicdmaactive>. 4. Sets <basicdmapaused> if command was not completed. 5. Halts. 0 = FIS based Switching mode disabled. Basic DMA stops on a command (PRD) boundary. 1 = FIS Based Switching mode enabled. Basic DMA stops on a FIS boundary. NOTE: This bit must be set to 1 when FIS based switching mode is used. For the best Performance when a single drive is connected, clear this bit to 0. When bit[16] <eedmafbs> in this register is set to 1, the Basic DMA ignores the value of this bit, and a value of 1 is assumed.</eedmafbs></basicdmapaused></basicdmaactive></eearlycompletionen></basicdmapaused></basicdmaactive></transfrm-siz></basicdmapaused></basicdmaactive> | | 31:27 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 229 Document Classification: Proprietary June 25, 2007, Preliminary Table 312: EDMA Timer Register Offset: Port 0: 0x82004, Port 1: 0x84004 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | eTimer | RW<br>0x0 | EDMA Timer. This 32-bit counter is increment every 16 clocks, when the EDMA is enabled (i.e., the <eenedma> field in the EDMA Command Register (Table 321 p. 236) is set to 1). When EDMA command is completed, the content of this register is written into the command response queue. This data may be used to estimate the command execution time.</eenedma> | Table 313: EDMA Interrupt Error Cause Register Offset: Port 0: 0x82008, Port 1: 0x84008 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Reserved | RW0<br>0x0 | Reserved | | 2 | eDevErr | RW0<br>0x0 | EDMA Device Error This bit is set to 1 when: 1. The EDMA is enabled (i.e., field <eenedma> is set to 1) and 2. Register - Device to Host FIS (Frame Information Structure) or Set Device Bits FIS is received with bit <err> set to 1.</err></eenedma> | | 3 | eDevDis | RW0<br>0x0 | EDMA Device Disconnect This bit is set to 1 if the device is disconnected. 0 = Device was not disconnected. 1 = Device was disconnected. NOTE: After DevDis interrupt, device hard reset is required. Set the <eatarst> field in the EDMA Command Register (Table 321 p. 236) to 1.</eatarst> | | 4 | eDevCon | RW0<br>0x0 | EDMA Device Connected This bit is set to 1 if the device was disconnected and is connected again. 0 = Device was not reconnected. 1 = Device was reconnected. | | 5 | SerrInt | RW0<br>0x0 | This bit is set to 1 when at least one bit in SError Register (see Table 338 on page 246) is set to 1 and the corresponding bit in SError Interrupt Mask Register (see Table 339 on page 248) is enabled. 0 = A bit in SError Register was not set to 1. 1 = A bit in SError Register was set to 1. NOTE: This bit should be cleared only after clearing the SError Register. | | 6 | Reserved | RW0<br>0x0 | Reserved | Table 313: EDMA Interrupt Error Cause Register (Continued) Offset: Port 0: 0x82008, Port 1: 0x84008 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | eSelfDis | RW0<br>0x0 | EDMA Self Disable This bit is set to 1 if the EDMA encounters error and clears <eenedma>. 0 = EDMA was not self disabled. 1 = EDMA was self disabled.</eenedma> | | 8 | eTransInt | RW0<br>0x0 | Transport Layer Interrupt This bit is set when at least one bit in the FIS Interrupt Cause Register (see Table 355 on page 263) is set to 1 and the corresponding bit in the FIS Interrupt Mask Register (see Table 356 on page 265) is set to 1 (enabled). 0 = Transport layer does not wait for host. 1 = Transport layer waits for host. NOTE: This bit should be cleared only after clearing the FIS Interrupt Cause Register. | | 11:9 | Reserved | RW0<br>0x0 | Reserved | | 12 | elORdyErr | RW0<br>0x0 | EDMA IORdy Error IORdy timeout occurred. See Table 324, "EDMA IORdy Timeout Register," on page 239. NOTE: This bit is only set when the EDMA is disabled. | | 16:13 | LinkCtlRxErr | RW0<br>0x0 | Link Control Receive Error This field indicates when a control FIS is received with errors. Bit [0] of this field (i.e., bit [13] of this register) is set to 1 when a SATA CRC error occurs. Bit [1] of this field is set to 1 when an internal FIFO error occurs. Bit [2] of this field is set to 1 when the Link Layer is reset (to Idle state) by the reception of SYNC primitives from the device. Bit [3] of this field is set to 1 when Link state errors, coding errors, or running disparity errors occur during FIS reception. | | 20:17 | LinkDataRxErr | RW0<br>0x0 | Link Data Receive Error This field indicates when a data FIS is received with errors. Bit [0] of this field (i.e., bit [17] of this register) is set to 1 when a SATA CRC error occurs. Bit [1] of this field is set to 1 when an internal FIFO error occurs. Bit [2 of this field] is set to 1 when the Link Layer is reset (to Idle state) by the reception of SYNC primitives from the device. Bit [3] of this field is set to 1 when Link state errors, coding errors, or running disparity errors occur during FIS reception. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 231 Document Classification: Proprietary June 25, 2007, Preliminary Table 313: EDMA Interrupt Error Cause Register (Continued) Offset: Port 0: 0x82008, Port 1: 0x84008 NOTE: A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:21 | LinkCtlTxErr | RWO<br>0x0 | Link Control Transmit Error This field indicates when a control FIS is transmitted with errors. Bit [0] of this field (i.e., bit [21] of this register) is set to 1 when a SATA CRC error occurs. Bit [1] of this field is set to 1 when an internal FIFO error occurs. Bit [2] of this field is set to 1 when the Link Layer is reset (to Idle state) by the reception of SYNC primitives from the device. Bit [3] of this field is set to 1 when the Link Layer accepts a DMAT primitive from the device. Bit [4] of this field is set to 1 to indicate when FIS transmission is aborted due to collision with Rx traffic. | | 30:26 | LinkDataTxErr | RW0<br>0x0 | Link Data Transmit Error This field indicates when a data FIS is transmitted with errors. Bit [0] of this field (i.e., bit [26] of this register) is set to 1 when a SATA CRC error occurs. Bit [1] of this field is set to 1 when an internal FIFO error occurs. Bit [2] of this field is set to 1 when the Link Layer is reset (to Idle state) by the reception of SYNC primitives from the device. Bit [3] of this field is set to 1 when the Link Layer accepts a DMAT primitive from the device. Bit [4] of this field is set to 1 to indicate when FIS transmission is aborted due to collision with Rx traffic. | | 31 | TransProtErr | RW0<br>0x0 | Transport Protocol Error This bit is set when a control FIS is received with a non transient transport protocol error. This bit is set when a: • Link error indication is set during reception of a DMA/PIO data frame or control frame (i.e., when the Link Layer is reset to Idle state by the reception of SYNC primitives from the device). During control frame reception, bit [15] in this register is also set to 1. During data frame reception, bit [19] in this register is also set to 1. • Control frame is too short or too long. • Incorrect FIS type • Illegal transfer count on a PIO transaction | #### Table 314: EDMA Interrupt Error Mask Register Offset: Port 0: 0x8200C, Port 1: 0x8400C | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | eIntErrMsk | RW<br>0x0 | EDMA Interrupt Error Mask Bits Each of these bits checks the corresponding bit in the EDMA Interrupt Error Cause Register (Table 313 p. 230), and if these bits are set (0), they mask the interrupt. 0 = Mask 1 = Do not mask | #### Table 315: EDMA Request Queue Base Address High Register Offset: Port 0: 0x82010, Port 1: 0x84010 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|------------------------------------------------------------------| | 31:0 | eRqQBA[63:32] | RW<br>0x0 | The EDMA Request Queue Base Address corresponds to bits [63:32]. | #### Table 316: EDMA Request Queue In-Pointer Register Offset: Port 0: 0x82014, Port 1: 0x84014 | Bits | Field | Type/<br>InitVal | Description | |-------|-------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | Reserved | RES<br>0x0 | Reserved | | 9:5 | eRqQIP | RW<br>0x0 | EDMA Request Queue In-Pointer The EDMA request queue in-pointer is written/increment by the system driver to indicate that a new CRQB has been placed on the request queue. The EDMA compares the EDMA Request Queue In-Pointer to the EDMA Request Queue Out-Pointer to determine when the request queue is empty. If there are CRQBs in the request queue, then, when the EDMA is ready, it process the commands. | | 11:10 | eRqQIP/<br>eRqQBA | RW<br>0x0 | Function of this field depends on the <eedmaquelen> field in the EDMA Configuration Register (Table 311 p. 228). <eedmaquelen>=0 This field serves as the EDMA Request Queue Base Address[11:10]. <eedmaquelen>=1 This field serves as the EDMA Request Queue In-Pointer[6:5].</eedmaquelen></eedmaquelen></eedmaquelen> | | 31:12 | eRqQBA[31:12] | RW<br>0x0 | EDMA Request Queue Base Address corresponds to bits [31:12]. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Table 317: EDMA Request Queue Out-Pointer Register Offset: Port 0: 0x82018, Port 1: 0x84018 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | Reserved | RES<br>0x0 | Reserved | | 9:5 | eRqQOP | RW<br>0x0 | EDMA Request Queue Out Pointer The EDMA request queue out-pointer is updated/increment by the EDMA each time a CRQB is copied from the command queue into the EDMA internal memory. The system driver reads this register to determine if the request queue is full. | | 11:10 | eRqQOP | RW<br>0x0 | Function of this field depends on <eedmaquelen>. <eedmaquelen>=0 This field is reserved. <eedmaquelen>=1 This field serve as EDMA Request Queue Out Pointer[6:5]</eedmaquelen></eedmaquelen></eedmaquelen> | | 31:12 | Reserved | RES<br>0x0 | Reserved | Table 318: EDMA Response Queue Base Address High Register Offset: Port 0: 0x8201C, Port 1: 0x8401C | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|-------------------------------------------------------------------| | 31:0 | eRpQBA[63:32] | RW<br>0x0 | The EDMA Response Queue Base Address corresponds to bits [63:32]. | Table 319: EDMA Response Queue In-Pointer Register Offset: Port 0: 0x82020, Port 1: 0x84020 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Reserved | RES<br>0x0 | Reserved | | 7:3 | eRpQIP | RW<br>0x0 | EDMA Response Queue In-Pointer The EDMA response queue in-pointer is updated/increment by the EDMA each time a command execution is completed and a new CRPB is moved from the EDMA internal memory to the response queue by the EDMA. The system driver compares the EDMA Response Queue In-Pointer with the EDMA Response Queue Out-Pointer to determine if there is a CRPB in the response queue that needs processing. | Table 319: EDMA Response Queue In-Pointer Register (Continued) Offset: Port 0: 0x82020, Port 1: 0x84020 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9:8 | eRpQIP | RW<br>0x0 | Function of this field depends on <eedmaquelen>. <eedmaquelen>=0 This field is reserved. <eedmaquelen>=1 This field serve as EDMA Response Queue In-Pointer[6:5]</eedmaquelen></eedmaquelen></eedmaquelen> | | 31:10 | Reserved | RES<br>0x0 | Reserved | # Table 320: EDMA Response Queue Out-Pointer Register Offset: Port 0: 0x82024, Port 1: 0x84024 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | Reserved | RES<br>0x0 | Reserved | | 7:3 | eRPQOP | RW<br>0x0 | EDMA Response Queue Out-Pointer The EDMA response queue out-pointer is updated/increment by the system driver after the driver completes processing the CRPB pointed to by this register. The EDMA compares the EDMA Response Queue Out-Pointer to the EDMA Response Queue In-Pointer to determine if the response queue is full. | | 9:8 | eRPQBA/eRp-<br>QIP | RW<br>0x0 | The function of this field depends on <eedmaquelen>. <eedmaquelen>=0 The EDMA Response Queue base address corresponds to bits [9:8]. <eedmaquelen>=1 This field serves as the EDMA Response Queue Out-Pointer[6:5].</eedmaquelen></eedmaquelen></eedmaquelen> | | 31:10 | eRPQBA[31:10] | RW<br>0x0 | The EDMA Response Queue base address corresponds to bits [31:10]. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 235 Document Classification: Proprietary June 25, 2007, Preliminary Table 321: EDMA Command Register Offset: Port 0: 0x82028, Port 1: 0x84028 | Bits | Field | Type/ | Description | |------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | InitVal | | | 0 | eEnEDMA | RW<br>0x0 | Enable EDMA When this bit is set to 1, the EDMA is activated. All control registers, request queues, and response queues must be initialized before this bit is set to 1. The EDMA clears this bit when: 1. Bit <edsedma> (bit [1]) is set or 2. An error condition occurs and not masked corresponding bit in EDMA Halt Conditions Register (Table 326 p. 239) or 3. Link is down and not masked corresponding bit in EDMA Halt Conditions Register Writing 0 to this bit is ignored. 0 = The EDMA is idle. 1 = The EDMA is active.</edsedma> | | 1 | eDsEDMA | SC<br>0x0 | Disable EDMA This bit is self negated. When this bit is set to 1, the EDMA aborts the current Command and then clears <eenedma> (bit [0]). If the EDMA operation is aborted during command execution, the host SW must set <eatarst> (bit [2]) to recover.</eatarst></eenedma> | | 2 | eAtaRst | RW<br>0x0 | ATA Device Reset When this bit is set to 1, Serial-ATA transport, link, and physical layers are reset, All Serial-ATA Interface Registers (see Table 293, "Serial-ATA Interface Registers Map," on page 217) are reset except the Serial-ATA Interface Configuration Register, and the OOB COMRESET signal is sent to the device, after configuring the <det> field in the SControl Register (Table 340 p. 248). Host must not read/write Serial-ATA Interface Registers, If Host initiates a read/write to Serial-ATA Interface Registers when this bit is set, the transaction gets stuck until EDMA IORdy Timeout Register expires. 0 = Normal operation. 1 = Device reset. When this bit is set and EDMA is enabled (<eenedma> is set to 1) the EDMA operation must be aborted: set <edsedma> to 1. When this bit is set and the Basic DMA is enabled (the <start> field in the Basic DMA Operation must be aborted: clear <start> to 0.</start></start></edsedma></eenedma></det> | | 3 | Reserved | RW<br>0x0 | Reserved | | 4 | eEDMAFrz | RW<br>0x0 | EDMA Freeze When this bit is set, EDMA does not pull new commands from CRQB. If commands are pending in EDMA cache, these commands are sent to the drive regardless to this bit value. 0 = Pull new commands from CRQB and insert them into the drive. 1 = Do not Pull new commands from CRQB. | # Table 321: EDMA Command Register (Continued) Offset: Port 0: 0x82028, Port 1: 0x84028 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 31:5 | Reserved | RES<br>0x0 | Reserved | #### Table 322: EDMA Test Control Register Offset: Port 0: 0x8202C, Port 1: 0x8402C | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | eOddPry | RW<br>0x0 | EDMA Odd Parity This bit is used for debug of internal parity mechanism. When this bit is set and a write transaction to internal memory is performed, odd parity bit is calculated. When this bit is cleared and a write transaction to internal memory is performed, even parity bit is calculated. During a read transaction from internal memory, the even parity bit is always calculated. 0 = Even bit parity is inserted during the write transaction to internal memory. 1 = Odd bit parity is inserted during the write transaction to internal memory. | | 1 | eLoopBack | RW<br>0x0 | EDMA Loopback Mode When this bit is set to 1, the EDMA loopback mode is enabled and the SATA is reset. When store operation to the device is performed, the data written to the link layer is written into an 8-bit temporary register, which receives the last 8 bits of data in the store command. When in load, it duplicates the 8-bit data either four times or eight times depending on the PCI bus width. For every PCI width data phase (either 64 bits or 32 bits) the loopback data is inverted (i.e., for example, in 32-bit PCI, if the last 8 bits in store were 0, the data returned on load would be 32'b0, 32'b1, 32'b0). 0 = EDMA Loopback mode disabled. 1 = EDMA Loopback mode enabled. | | 31:2 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 237 Document Classification: Proprietary June 25, 2007, Preliminary Table 323: EDMA Status Register Offset: Port 0: 0x82030, Port 1: 0x84030 | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | eDevQueTAG | RO<br>0x0 | EDMA Tag This field indicates the tag of the last command used by the EDMA. The EDMA updates this field with field <cdevicequetag> of the CRQB: • When a new command is written to the device, or • When the tag is read from the device after a service command (TCQ), or • When the tag is read from the device in DMA Setup (SU) FIS (NCQ).</cdevicequetag> | | 5 | eDevDir | RO<br>0x0 | Device Direction The EDMA updates this field with field <cdir> of the CRQB when a new command is written to the device, or when the tag is read from the device after a service command (TCQ), or when the tag is read from the device in DMA Setup FIS (NCQ). 0 = System memory to device 1 = Device to system memory</cdir> | | 6 | eCacheEmpty | RO<br>0x1 | Cache Empty This field indicates if EDMA cache is empty. 0 = Cache not empty 1 = Cache empty | | 7 | EDMAIdle | RO<br>0x0 | This bit is set to 1 when all of the following conditions occur: No commands are pending in EDMA request queue AND All command EDMAs taken from the EDMA request queue were delivered to the drive AND All command completions EDMA received from the drive were delivered to the host response queue AND All commands sent to the drives were either completed or released AND EDMA is in idle state. EDMA is enabled. NOTE: This bit may be set when a command is still pending in the drive. | | 15:8 | eSTATE | RO<br>0x0 | EDMA State These bits indicate the current state of the machine. | | 21:16 | elOld | RO<br>0x0 | EDMA IO ID This field indicates the IO ID of the last command used by the EDMA. The EDMA updates this field when a new command is written to the device, or when the device sends a completion FIS (NonQ, TCQ — RegD2H with <rel> bit cleared and <drq> bit cleared. NCQ — reception of SDB FIS) or when the DMA is activated (after a reception of DMA Activate FIS or a reception of a DATA FIS).</drq></rel> | | 31:22 | Reserved | RES<br>0x0 | Reserved | Table 324: EDMA IORdy Timeout Register Offset: Port 0: 0x82034, Port 1: 0x84034 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | elORdyTimeout | RW<br>0xBC | EDMA IORdy Signal Timeout Value If SATAHC unit is not ready to complete the transaction for the number of system cycles set in this field, a timeout will occur and the transaction will be completed. If the transaction is terminated as a result of the IORdy timeout, field <eiordyerr> is set. 0 = eIORdy timeout is ignored; the transaction will not be aborted. x = Timeout will occur after x system clocks.</eiordyerr> | | 31:16 | Reserved | RES<br>0x0 | Reserved | Table 325: EDMA Command Delay Threshold Register Offset: Port 0: 0x82040, Port 1: 0x84040 | Bits | Field | Type/<br>InitVal | Description | |-------|-------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | CmdDelayThrshd | RW<br>0x0 | This field indicates the length of delay to insert before sending a command to the drive when [31], <cmddataoutdelayen> is enabled.</cmddataoutdelayen> | | 30:16 | Reserved | RES<br>0x0 | Reserved | | 31 | CMDDataoutDelayEn | RW<br>0x0 | When this bit is set to 1, when the DMA completes write data transaction, the content of field [15:0] <cmddelaythrshd> is written to a 16-bit counter. This counter is decrement every 16 clock cycles until it reaches 0. Then it stops. A new command is issue to the drive <i>only</i> when the value of this counter is 0 (i.e., a delay of <cmddelaythrshd>*16 clock cycles is inserted after the data transaction from the system memory to the drive completes and before it issues a new command to the drive.) 0 = Disabled. No delay is inserted before command retransmission. 1 = Enabled. A delay is inserted before command retransmission.</cmddelaythrshd></cmddelaythrshd> | Table 326: EDMA Halt Conditions Register Offset: Port 0: 0x82060, Port 1: 0x84060 Bits Field Type/ InitVal Description 31:0 eHaltMask RW 0xFC1E0E1F EDMA halts when any bit is set to 1 in the EDMA Interrupt Error Cause Register (Table 313 p. 230) and is not masked by the corresponding bit in this field. 0 = Mask 1 = Do not mask Doc. No. MV-S400130-00 Rev. 0.5Copyright © 2007 MarvellPage 239Document Classification: ProprietaryJune 25, 2007, Preliminary #### Table 327: EDMA NCQ0 Done/TCQ0 Outstanding Status Register Offset: Port 0: 0x82094, Port 1: 0x84094 NOTE: When the EDMA is disabled, the fields in this register are Read Only. | Bits | Field | Type/<br>InitVal | Description | |------|------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | NCQDone/<br>TCQOut-<br>stand[31:0] | RW<br>0x0 | When in NCQ mode: NCQ Completion Status Each bit represents a completed NCQ command corresponding to the host command ID. When set the NCQ command corresponding to the host com- mand ID has been completed but not yet updated in the host response queue in system memory [CRPB]. | | | | | When in TCQ mode: TCQ Outstanding Commands Status Each bit represents an outstanding command corresponding to the host command ID. When set, the command was sent to the device but it has not yet completed and updated in the host response queue in system memory [CRPB]. EDMA sets the corresponding bit when sent a new command, EDMA clears the corresponding bit when the command is completed and updated in the host response queue in system memory [CRPB]. | #### Table 328: EDMA NCQ1 Done/TCQ1 Outstanding Status Register Offset: Port 0: 0x82098, Port 1: 0x84098 NOTE: When the EDMA is disabled, the fields in this register are Read Only. | Bits | Field | Type/<br>InitVal | Description | |------|-------------------------------------|------------------|--------------------------------------------------------------------------------| | 31:0 | NCQDone/<br>TCQOut-<br>stand[63:32] | RW<br>0x0 | See Table 327, "EDMA NCQ0 Done/TCQ0 Outstanding Status Register," on page 240. | #### Table 329: EDMA NCQ2 Done/TCQ2 Outstanding Status Register Offset: Port 0: 0x8209C, Port 1: 0x8409C NOTE: When the EDMA is disabled, the fields in this register are Read Only. | Bits | Field | Type/<br>InitVal | Description | |------|-------------------------------------|------------------|--------------------------------------------------------------------------------| | 31:0 | NCQ-<br>Done[95:64]/<br>TCQOutstand | RW<br>0x0 | See Table 327, "EDMA NCQ0 Done/TCQ0 Outstanding Status Register," on page 240. | Table 330: EDMA NCQ3 Done/TCQ3 Outstanding Status Register Offset: Port 0: 0x820A0, Port 1: 0x840A0 **NOTE:** When the EDMA is disabled, the fields in this register are Read Only. | Bits | Field | Type/<br>InitVal | Description | |------|--------------------------------------|------------------|--------------------------------------------------------------------------------| | 31:0 | NCQ-<br>Done[127:96]/<br>TCQOutstand | RW<br>0x0 | See Table 327, "EDMA NCQ0 Done/TCQ0 Outstanding Status Register," on page 240. | ### A.8.9 Basic DMA Registers Table 331: Basic DMA Command Register Offset: Port 0: 0x82224, Port 1: 0x84224 | 01130t. 1 01t 0. 0x02224, 1 01t 1. 0x04224 | | | | |--------------------------------------------|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Type/<br>InitVal | Description | | 0 | Start | RW<br>0x0 | Basic DMA operation is enabled by setting this bit to 1. Basic DMA operation begins when this bit is detected changing from a 0 to a 1. The Basic DMA transfers data between the ATA device and memory only when this bit is set. The Basic DMA operation can be halted by writing a 0 to this bit. All state information is lost when a 0 is written. The Basic DMA operation cannot be stopped and then resumed. This bit is intended to be reset by the CPU after the data transfer is completed. If a Basic DMA operation is aborted during command execution to the drive, the host software must set <eatarst> (bit [2]) to recover.</eatarst> | | 2:1 | Reserved | RW<br>0x0 | Reserved | | 3 | Read | RW<br>0x0 | This bit sets the direction of the Basic DMA transfer: 0 = Basic reads are performed: Read from system memory and store in the device. 1 = Basic writes are performed: Load from the device and write to system memory. This bit must not be changed when the Basic DMA is active. | | 7:4 | Reserved | RW<br>0x0 | Reserved | | 8 | DRegionValid | RW<br>0x0 | This bit indicates if the <dataregionbytecount> field [31:16] in this register, the Data Region Low Address Register (Table 335 p. 245) and the Data Region High Address Register (Table 336 p. 245) are valid and to be used by the DMA. 0 = Data Region is not valid. 1 = Data Region is valid. This bit must not be changed when the Basic DMA is active.</dataregionbytecount> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 241 Document Classification: Proprietary June 25, 2007, Preliminary Table 331: Basic DMA Command Register (Continued) Offset: Port 0: 0x82224, Port 1: 0x84224 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9 | DataRegionLast | RW<br>0x0 | This bit is valid only if bit[8] <dregionvalid> is set to 1. This bit indicates if the data region described by the <dataregionbyte-count> field [31:16] in this register, Data Region Low Address Register and Data Region High Address Register are the last data region to be transferred. 0 = Not last data region. 1 = Last data region to be transferred in the PRD table. This bit must not be changed when the Basic DMA is active.</dataregionbyte-count></dregionvalid> | | 10 | ContFromPrev | RW<br>0x0 | This bit indicates if the Basic DMA needs to continue from the point where it stopped on its previous transaction or if it needs to load a new PRD table. The Basic DMA ignores the value of this bit, if the <basicdmapaused> field in the Basic DMA Status Register (Table 332 p. 243) is cleared to 0 and a new PRD table is loaded. 0 = Load new PRD table. 1 = Continue from the PRD table associated with its previous DMA transaction. This bit must not be changed when the Basic DMA is active.</basicdmapaused> | | 15:11 | Reserved | RW<br>0x0 | Reserved | | 31:16 | DataRegion-<br>ByteCount | RW<br>0x0 | Data Region Byte Count This field indicates the count of the data region in bytes. Bit [0] is force to 0. There is a 64 KB maximum. A value of 0 indicates 64 KB. The data in the buffer must not cross the boundary of the 32-bit address space, that is, the 32-bit high address of all data in the buffer must be identical. This field value is updated by the DMA and indicates the completion status of the DMA when the <basicdmaactive> field in the Basic DMA Status Register (Table 332 p. 243) is cleared to 0. The host must not write to this bit when the Basic DMA is active.</basicdmaactive> | Table 332: Basic DMA Status Register Offset: Port 0: 0x82228, Port 1: 0x84228 | | Offset. Fort 0. 0x02220, Fort 1. 0x04220 | | | | |------|------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bits | Field | Type/<br>InitVal | Description | | | 0 | BasicDMAAc-<br>tive | RO<br>0x0 | This bit is set when the start bit is written to the command register. This bit is cleared when the last transfer for the region is performed, where EOT for that region is set in the region descriptor or a complete FIS is transferred. It is also cleared when the start bit is cleared in the command register. When this bit is read as a 0, all data transferred form the drive during the previous Basic DMA is visible in system memory, unless the Basic DMA command was aborted. This bit is set when the start bit is written to the command register. This bit is cleared when The last transfer for the region is performed, where EOT for that region is set in the region descriptor OR The <eedmafbs> field in the EDMA Configuration Register (Table 311 p. 227) is set and a complete FIS is received or a complete FIS is transmitted OR The start bit is cleared in the command register. When the <eearlycompletionen> field in the EDMA Configuration Register (Table 311 p. 228) is set, this bit is cleared as soon as last data leaves the DMA. When field <eearlycompletionen> is cleared and this bit is read as a 0, all data transferred form the drive in a read transaction during the previous Basic DMA is visible in system memory, unless the Basic DMA command was aborted. The DMA is in idle state. The DMA is active.</eearlycompletionen></eearlycompletionen></eedmafbs> | | | 1 | BasicDMAError | RO<br>0x0 | This bit is valid when bit[0] <basicdmaactive> in this register is cleared. This bit is set when an error is encounters or when the DMA halts abnormally 0 = No error. 1 = Error.</basicdmaactive> | | | 2 | BasicDMA-<br>Paused | RO<br>0x0 | This bit is valid when bit[0] <basicdmaactive> in this register is cleared. This bit is set when: Bit <eedmafbs> is set and Bit[0] <basicdmaactive> is cleared and The last transfer for the region is not yet performed, or EOT for that region is not set in the region descriptor. This bit is cleared when: Bit[0] <basicdmaactive> is cleared and The last transfer for the region is performed, where EOT for that region is set in the region descriptor OR The start bit is cleared in the command register. D = The DMA is in idle state. The DMA is paused.</basicdmaactive></basicdmaactive></eedmafbs></basicdmaactive> | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 243 Document Classification: Proprietary June 25, 2007, Preliminary Table 332: Basic DMA Status Register (Continued) Offset: Port 0: 0x82228, Port 1: 0x84228 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | BasicDMALast | RO<br>0x0 | This bit is valid when bit[0] <basicdmaactive> in this register is cleared. This bit is set when: • Field <eedmafbs> is set and • Field <basicdmaactive> is cleared and • EOT for that region is set in the region descriptor This bit is cleared when: • Field <basicdmaactive> is cleared and • EOT for that region is cleared in the region descriptor 0 = DMA halts before the last data region. 1 = DMA halts in the last data region.</basicdmaactive></basicdmaactive></eedmafbs></basicdmaactive> | | 31:4 | Reserved | RES<br>0x0 | Reserved | #### Table 333: Descriptor Table Low Base Address Register Offset: Port 0: 0x8222C, Port 1: 0x8422C NOTE: Enhanced Physical Region Descriptors are in use to enable 64-bit memory addressing. See Section 7.2.3.3 "EDMA Physical Region Descriptors (ePRD) Table Data Structure" on page 29. The CPU accesses this register for direct access to the device when the EDMA is disabled. | Bits | Field | Type/<br>InitVal | Description | |------|----------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------| | 3:0 | Reserved | RES<br>0x0 | Reserved | | 31:4 | Descriptor Table<br>Base Address | RW<br>0x0 | The Descriptor Table Base Address corresponds to address A[31:4]. The descriptor table must be 16-byte aligned. | #### Table 334: Descriptor Table High Base Address Register Offset: Port 0: 0x82230, Port 1: 0x84230 NOTE: Enhanced Physical Region Descriptors are in use to enable 64-bit memory addressing. See Section 7.2.3.3 "EDMA Physical Region Descriptors (ePRD) Table Data Structure" on page 29. | Bits | Field | Type/<br>InitVal | Description | |------|----------------------------------|------------------|--------------------------------------------------------------------| | 31:0 | Descriptor Table<br>Base Address | RW<br>0x0 | The Descriptor Table Base Address corresponds to address A[63:32]. | Table 335: Data Region Low Address Register Offset: Port 0: 0x82234, Port 1: 0x84234 NOTE: The CPU accesses this register for direct access to the device when the EDMA is disabled. Field <eEnEDMA> in EDMA Command Register (see Table 321 on page 236) is cleared. While the EDMA is enabled, the host must not write this register. If any of these bits are written when field <eEnEDMA> is set, the write transaction will cause unpredictable behavior. | Bits | Field | Type/<br>InitVal | Description | |------|-----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DataRe-<br>gion[31:0] | RW<br>0x0 | DataRegion. This DWORD contains bit [31:1] of the current physical region starting address. Bit 0 must be 0. This field is updated by the DMA and indicates the completion status of the DMA when <basicdmaactive> is cleared to 0. The host must not write to this bit when the Basic DMA is active.</basicdmaactive> | Table 336: Data Region High Address Register Offset: Port 0: 0x82238, Port 1: 0x84238 NOTE: The CPU accesses this register for direct access to the device when the EDMA is disabled. Field <eEnEDMA> in EDMA Command Register (see Table 321 on page 236) is cleared. While the EDMA is enabled, the host must not write this register. If any of these bits are written when field <eEnEDMA> is set, the write transaction will cause unpredictable behavior. | Bits | Field | Type/<br>InitVal | Description | |------|------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DataRe-<br>gion[63:32] | RW<br>0x0 | DataRegion. This DWORD contains bits [64:32] of the current physical region starting address. This field is updated by the DMA and indicates the completion status of the DMA when <basicdmaactive> is cleared to 0. The host must not write to this bit when the Basic DMA is active.</basicdmaactive> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 245 Document Classification: Proprietary June 25, 2007, Preliminary ### A.8.10 Serial-ATA Interface Registers Table 337: SStatus Register Offset: Port 0: 0x82300, Port 1: 0x84300 **NOTE:** See the Serial-ATA specification for a detailed description. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | DET | RO<br>0x4 | These bits set the interface device detection and PHY state. 0000 = No device detected, and PHY communication is not established. 0001 = Device presence detected, but PHY communication is not established. 0011 = Device presence detected, and PHY communication is established. 0100 = PHY in offline mode as a result of the interface being disabled or running in a loopback mode. All other values are reserved. | | 7:4 | SPD | RO<br>0x0 | These bits set whether the negotiated interface communication speed is established. 0000 = No negotiated speed. The device is not present or communication is not established. 0001 = Generation 1 communication rate negotiated. 0010 = Generation 2 communication rate negotiated. All other values are reserved. | | 11:8 | IPM | RO<br>0x0 | These bits set the current interface power management state. 0000 = Device not present, or communication not established. 0001 = Interface in active state. 0010 = Interface in PARTIAL power management state. 0110 = Interface in SLUMBER power management state. All other values are reserved. | | 31:12 | Reserved | RES<br>0x0 | Reserved | Table 338: SError Register Offset: Port 0: 0x82304, Port 1: 0x84304 NOTE: A write of 1 clears the bits in this register. A write of 0 has no affect. | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RES<br>0x0 | Reserved | | 1 | M | RW<br>0x0 | Recovered communication error. Communication between the device and host was temporarily lost but was re-established. This can arise from a device temporarily being removed, from a temporary loss of PHY synchronization, or from other causes and may be derived from the PhyNRdy signal between the PHY and Link layers. No action is required by the host software since the operation ultimately succeeded, however, the host software may elect to track such recovered errors to gauge overall communications integrity and potentially step down the negotiated communication speed. | Table 338: SError Register (Continued) Offset: Port 0: 0x82304, Port 1: 0x84304 NOTE: A write of 1 clears the bits in this register. A write of 0 has no affect. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10:2 | Reserved | RES<br>0x0 | Reserved | | 15:11 | Reserved | RES<br>0x0 | Reserved | | 16 | N | RW<br>0x0 | PhyRdy change. When set to 1, this bit indicates that the PhyRdy changed state since the last time this bit was cleared. | | 17 | Reserved | RES<br>0x0 | Reserved | | 18 | W | RW<br>0x0 | Comm Wake. When set to 1, this bit indicates that a Comm Wake signal was detected by the PHY since the last time this bit was cleared. | | 19 | В | RW<br>0x0 | 10-bit to 8-bit Decode Error. When set to 1, this bit indicates that one or more 10-bit to 8-bit decoding errors occurred since the bit was last cleared. | | 20 | D | RW<br>0x0 | Disparity Error. When set to one, this bit indicates that incorrect disparity was detected one or more times since the last time the bit was cleared. | | 21 | С | RW<br>0x0 | CRC Error. When set to 1, this bit indicates that one or more CRC errors occurred with the Link Layer since the bit was last cleared. | | 22 | Н | RW<br>0x0 | Handshake Error. When set to one, this bits indicates that one or more R_ERR handshake responses was received in response to frame transmission. Such errors may be the result of a CRC error detected by the recipient, a disparity or 10-bit to 8-bit decoding error, or other error conditions leading to a negative handshake on a transmitted frame. | | 23 | S | RW<br>0x0 | Link Sequence Error. When set to 1, this bit indicates that one or more Link state machine error conditions was encountered since the last time this bit was cleared. The Link Layer state machine defines the conditions under which the link layer detects an erroneous transition. | | 24 | Т | RW<br>0x0 | Transport state transition error. When set to 1, this bit indicates that an error has occurred in the transition from one state to another within the Transport layer since the last time this bit was cleared. | | 25 | Reserved | RES<br>0x0 | Reserved | Table 338: SError Register (Continued) Offset: Port 0: 0x82304, Port 1: 0x84304 **NOTE:** A write of 1 clears the bits in this register. A write of 0 has no affect. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | X | RW<br>0x0 | Exchanged. When set to 1 this bit indicates that device presence has changed since the last time this bit was cleared. The means by which the implementation determines that the device presence has changed is vendor specific. This bit may be set anytime a PHY reset initialization sequence occurs as determined by reception of the COMINIT signal whether in response to: a new device being inserted, a COMRESET having been issued, or power-up. | | 31:27 | Reserved | RES<br>0x0 | Reserved | Table 339: SError Interrupt Mask Register Offset: Port 0: 0x82340, Port 1: 0x84340 | Bits | Field | Type/<br>InitVal | Description | |------|-------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | eSErrIntMsk | RW<br>0x019C0<br>000 | SError Interrupt Mask Bits Each of these bits checks the corresponding bit in SError Register (Table 338 p. 246), and if these bits are disabled (0), they mask the interrupt. 0 = Mask 1 = Do not mask | Table 340: SControl Register Offset: Port 0: 0x82308, Port 1: 0x84308 **NOTE:** See the Serial-ATA specification for a detailed description. | Bits | Name | Type/<br>InitVal | Description | |------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | DET | RW<br>0x4 | This field controls the host adapter device detection and interface initialization. 0000 = No device detection or initialization action requested. 0001 = Perform interface communication initialization sequence to establish communication. 0100 = Disable the Serial-ATA interface and put the PHY in offline mode. All other values are reserved. | Table 340: SControl Register (Continued) Offset: Port 0: 0x82308, Port 1: 0x84308 **NOTE:** See the Serial-ATA specification for a detailed description. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | SPD | RW<br>0x0 | This field represents the highest allowed communication speed the interface is able to negotiate. 0000 = No speed negotiation restrictions. 0001 = Limit speed negotiation to a rate not greater than Generation 1 communication rate. 0010 = Limit speed negotiation to a rate not greater than Generation 2 communication rate. All other values are reserved. | | 11:8 | IPM | RW<br>0x0 | This field represents the enabled interface power management states that can be invoked via the Serial-ATA interface power management capabilities. 0000 = No interface power management state restrictions. 0001 = Transition to the PARTIAL power management state disabled. 0010 = Transition to the SLUMBER power management state disabled. 0011 = Transition to both the PARTIAL and SLUMBER power management states disabled. All other values are reserved. | | 15:12 | SPM | RO<br>0x0 | This field is used to select a power management state. A value written to this field is treated as a one-shot. This field will be read as 0000. 0000 = No power management state transition requested. 0001 = Transition to the PARTIAL power management state initiated. 0010 = Transition to the SLUMBER power management state initiated. 0100 = Transition to the active power management state initiated. All other values are reserved. This field is read only 0000. | | 31:16 | Reserved | RES<br>0x0 | Reserved | Table 341: LTMode Register Offset: Port 0: 0x8230C, Port 1: 0x8430C | Bits | Name | Type/<br>InitVal | Description | |------|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | RcvWaterMark | RW<br>0x30 | WaterMark Receiving flow control settings (values in DWORDs). When the Rx FIFO's available entry is less than this value, Serial-ATA flow control is performed by sending HOLD primitives. | | 6 | Reserved | RES<br>0x0 | Reserved | | 7 | NearEndLBEn | RW<br>0x1 | Near-End Loopback Enable. 0 = Near-end loopback (BIST) is disabled. 1 = Near-end loopback (BIST) is enabled. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 249 Document Classification: Proprietary June 25, 2007, Preliminary Table 341: LTMode Register (Continued) Offset: Port 0: 0x8230C, Port 1: 0x8430C | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------| | 13:8 | Reserved | RW<br>0x0 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 14 | Reserved | RW<br>0x0 | Reserved | | 16:15 | Reserved | RW<br>0x1 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 18:17 | Reserved | RW<br>0x0 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 20:19 | Reserved | RW<br>0x0 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 23:21 | Reserved | RW | Reserved | | 24 | Reserved | RW<br>0x1 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 31:25 | Reserved | RW | Reserved | Table 342: PHY Mode 3 Register Offset: Port 0: 0x82310, Port 1: 0x84310 **NOTE:** This register must be fully written on every write access to any of its fields. | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Reserved | RES<br>0x2 | Reserved | | 4:2 | SQ | RW<br>0x2 | Squelch Detector Threshold. 000 = 50 mV (peak-to-peak) 001 = 100 mV (peak-to-peak) 010 = 150 mV (peak-to-peak) — default 011 = 200 mV (peak-to-peak) 100 = 250 mV (peak-to-peak) 101 = 300 mV (peak-to-peak) 110 = 350 mV (peak-to-peak) 111 = 400 mV (peak-to-peak) | Table 342: PHY Mode 3 Register (Continued) Offset: Port 0: 0x82310, Port 1: 0x84310 **NOTE:** This register must be fully written on every write access to any of its fields. | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------| | 31:5 | Reserved | RES<br>0x0 | Reserved NOTE: Must write the value 27h'5815601 to this field on every access. | Table 343: PHY Mode 4 Register Offset: Port 0: 0x82314, Port 1: 0x84314 **NOTE:** This register must be fully written on every write access to any of its fields. | Bits | Name | Type/<br>InitVal | Description | |-------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | PhyIntConfPara | RW<br>0x2 | PHY Internal Configuration Parameter Must initialize 0x01 to this field. | | 17:2 | Reserved | RES<br>0x0 | Reserved NOTE: Must write the value 16h'0001 to this field on every access. | | 20:18 | HotPlugTimer | RW<br>0x011 | Delay to Disconnect Hot Plug<br>000 = 2 ms<br>001 = 4 ms<br>010 = 10 ms<br>011 = 16 ms—Default<br>100 = 32 ms<br>101 = 64 ms<br>110 = 128 ms<br>111 = 256 ms | | 24:21 | Reserved | RW<br>0x0 | Reserved NOTE: Must write the value 4h'0 to this field on every access. | | 25 | PortSelector | RW<br>0x0 | Port Selector 0 = Port Selector function is off. 1 = A 0-to-1 transition of this bit will cause Port Selector protocol-based OOB sequence to be sent. | | 28:26 | Reserved | RES<br>0x0 | Reserved NOTE: Must write the value 0x0 to this field on every access. | | 29 | DisSwap | RW<br>0x0 | Hot Swap detection. 0 = On 1 = Off. When hot swapping, no COMRESET/COMINIT will be sent. | | 30 | Reserved | RES<br>0x0 | Reserved NOTE: Must write the value 0x0 to this field on every access. | | 31 | OOBBypass | RW<br>0x0 | Out of band bypass. PHY Ready method selection 0 = Normal 1 = Bypass OOB handshake, and force PhyRdy. | Table 344: PHY Mode 1 Register Offset: Port 0: 0x8232C, Port 1: 0x8432C **NOTE:** This register must be fully written on every write access to any of its fields. | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|---------------------------------------------------------------------------------| | 31:0 | Reserved | RES<br>0x0 | Reserved NOTE: Must write the value 32h'40550520 to this field on every access. | Table 345: PHY Mode 2 Register Offset: Port 0: 0x82330, Port 1: 0x84330 NOTE: This register must be fully written on every write access to any of its fields. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | Reserved | | Reserved NOTE: Must write the value 5h'0F to this field on every access. | | 7:5 | TxPre | RW<br>0x2 | Transmitter Pre-emphasis. $000 = 1-0.00Z^{-1}$ $001 = 1-0.05Z^{-1}$ $010 = 1-0.10Z^{-1}$ $011 = 1-0.15Z^{-1}$ $011 = 1-0.20Z^{-1}$ $101 = 1-0.20Z^{-1}$ $101 = 1-0.25Z^{-1}$ $111 = 1-0.35Z^{-1}$ | | 10:8 | TxAmp | RW<br>0x4 | Transmitter Differential Amplitude. 000 = I=4 mA, V=200 mVp-p 001 = I=6 mA, V=300 mVp-p 010 = I=8 mA, V=400 mVp-p 011 = I=10 mA, V=500 mVp-p 100 = I=12 mA, V=600 mVp-p 101 = I=14 mA, V=700 mVp-p 110 = I=16 mA, V=800 mVp-p 111 = I=18 mA, V=900 mVp-p | | 11 | Loopback | RW<br>0x0 | Loopback function as near-end loopback. 0 = Analog PHY is in Normal mode. 1 = Analog PHY is in Loopback mode. | | 19:12 | Reserved | RW<br>0x0 | Reserved NOTE: Must write the value 8h'09 to this field on every access. | | 23:20 | Reserved | RW<br>0x9 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 25:24 | Reserved | RW<br>0x0 | Reserved NOTE: Must write the value 0x0 to this field on every access. | Table 345: PHY Mode 2 Register (Continued) Offset: Port 0: 0x82330, Port 1: 0x84330 **NOTE:** This register must be fully written on every write access to any of its fields. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------| | 29:26 | Reserved | RW<br>0x9 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 31:30 | Reserved | RW<br>0x0 | Reserved NOTE: Must write the value 0x0 to this field on every access. | Table 346: BIST Control Register Offset: Port 0: 0x82334, Port 1: 0x84334 | Bits | Name | Type/<br>InitVal | Description | |-------|-------------|------------------|--------------------------------------------------------------------------------------------------------| | 7:0 | BISTPattern | RW<br>0x0 | BIST Pattern Test pattern, refer to bits [15:8] of the first DWORD of the BIST Activate FIS. | | 8 | BISTMode | RW<br>0x0 | BIST mode Test direction. 0 = BIST Activate FIS Receiver mode. 1 = BIST Activate FIS Transmitter mode. | | 9 | BISTEn | RW<br>0x0 | BIST Test enable. On the assertion of the signal, BIST mode starts. 0 = Disabled. 1 = Enabled. | | 10 | BISTResult | RO<br>0x0 | BIST Test Pass 0 = Passed. 1 = Failed. | | 15:11 | Reserved | RES<br>0x0 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | | 22:16 | Reserved | RES<br>0x0 | Reserved | | 31:23 | Reserved | RES<br>0x1 | Reserved NOTE: Perform a read-modify-write access to this field to avoid the contents being changed. | Table 347: BIST-DW1 Register Offset: Port 0: 0x82338, Port 1: 0x84338 | Bits | Name | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | BistDw1 | WO<br>0x0 | In BIST mode: (The <bisten> field in the BIST Control Register (Table 346 p. 253) is set to 1). This field is the second DWORD of the BIST Activate FIS. In PHY Loopback mode: (The <lbenable> field in the Serial-ATA Interface Test Control Register (Table 351 p. 258) is set to 1). This field is the high DWORD [63:32] of the user specified loopback pattern of the BIST Activate FIS.</lbenable></bisten> | Table 348: BIST-DW2 Register Offset: Port 0: 0x8233C, Port 1: 0x8433C | Bits | Name | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | BistDw2 | WO<br>0x0 | In BIST mode: (Field <bisten> is set to 1). This field is the third DWORD of the BIST Activate FIS. In PHY Loopback mode: (Field <lbenable> is set to 1). This field is the low DWORD [31:0] of the user specified loopback pattern of the BIST Activate FIS.</lbenable></bisten> | Table 349: Serial-ATA Interface Configuration Register Offset: Port 0: 0x82050, Port 1: 0x84050 **NOTE:** After any modification in this register, the host must set bit[2]<eAtaRst> field in the EDMA Command Register (Table 321 p. 236). | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | RefClkCnf | RW<br>0x01 | PHY PLL Reference clock frequency. 00 = 20 MHz 01 = 25 MHz 10 = 30 MHz 11 = 40 MHz NOTE: Must be set to 01. | | 3:2 | RefClkDiv | RW<br>0x01 | PHY PLL Reference clock divider. 00 = Divided by 1. 01 = Divided by 2. Used when PHY PLL Reference clock is 20 MHz or 25 MHz 10 = Divided by 4. Used when PHY PLL Reference clock is 40 MHz 11 = Divided by 3. Used when PHY PLL Reference clock is 30 MHz NOTE: Must be set to 01. | # Table 349: Serial-ATA Interface Configuration Register (Continued) Offset: Port 0: 0x82050, Port 1: 0x84050 **NOTE:** After any modification in this register, the host must set bit[2]<eAtaRst> field in the EDMA Command Register (Table 321 p. 236). | | (Table 321 p. 236). | | | | | |------|---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bits | Field | Type/<br>InitVal | Description | | | | 5:4 | RefClkFeedDiv | RW<br>0x01 | PHY PLL Reference clock feedback divider. Its setting is configured according to bit <gen2en>. When Gen2En is set to 0: 00 = Divided by 50. 01 = Divided by 60. Used when PHY PLL Reference clock is 25 MHz 10 = Divided by 75. Used when PHY PLL Reference clock is 20 MHz,</gen2en> | | | | 6 | PhySSCEn | RW<br>0x0 | SSC enable 0 = SSC disable 1 = SSC enable | | | | 7 | Gen2En | RW<br>0x1 | Generation 2 communication speed support. 0 = Disabled 1 = Enabled | | | | 8 | CommEn | RW<br>0x0 | PHY communication enable signal to override field <det> field in the SControl Register (Table 340 p. 248) setting. 0 = DET setting is not overridden. 1 = If DET value is 0x4, its value is overridden with a value of 0x0.</det> | | | | 9 | PhyShutdown | RW<br>0x0 | PHY shutdown. 0 = PHY is functional. 1 = PHY is in Shutdown mode. | | | | 10 | TargetMode | RW<br>0x0 | Target Mode. This bit defines the Serial-ATA port that functions as a target during Target mode operation. This bit may be set only when bit[11] <comchannel> is also set. 0 = Target 1 = Initiator</comchannel> | | | | 11 | ComChannel | RW<br>0x0 | Communication Channel Operating Mode. This bit defines if the Serial-ATA port functions in Target mode operation. 0 = Disk controller 1 = Target mode operation NOTE: In Target mode, the ATA task registers are updated when the Register Device to Host FIS is received, regardless to the value of <bsy> bit in the ATA Status register (see Table 291, "Shadow Register Block Registers Map," on page 215).</bsy> | | | Table 349: Serial-ATA Interface Configuration Register (Continued) Offset: Port 0: 0x82050, Port 1: 0x84050 **NOTE:** After any modification in this register, the host must set bit[2]<eAtaRst> field in the EDMA Command Register (Table 321 p. 236). | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:12 | Reserved | RW<br>0x9B7 | Reserved This field must be written with a value of 0x9B7. | | 24 | IgnoreBsy | RW<br>0x0 | When this bit is set to 1, the ATA task registers are updated when Register Device to Host FIS is received or when the host writes to the ATA Status registers, regardless of the value of the <bsy> bit in the ATA Status register, regardless of the value of the <bsy> bit in the ATA Status register (see Table 291, "Shadow Register Block Registers Map," on page 215). When EDMA is enabled the transport layer ignores the value of this bit and assume a value of 1. This bit must be cleared before the host issues any PIO commands.</bsy></bsy> | | 25 | LinkRstEn | RW<br>0x0 | When this bit is set to 1 and when bit <rst> is set to 1 in the ATA status register (see Table 291, "Shadow Register Block Registers Map," on page 215) in the middle of data FIS reception, the link layer responds with a SYNC primitive to reception of data FIS. When the transport layer receives SYNC in the back channel in response, it sends the Control FIS with the <srst> bit set to 1. When this bit is cleared to 0 and when bit <rst> is set to 1 in the ATA status register, in a middle of data FIS reception, the transport layer drops the data of the incoming FIS. When the incoming data FIS completes, it sends the Control FIS with the <srst> bit set to 1.</srst></rst></srst></rst> | | 26 | CmdRetxDs | RW<br>0x0 | When this bit is cleared to 0 and Register Host to Device FIS transmission was not completed successfully as indicated by the <fistxdone> field and the <fistxerr> field in the FIS Interrupt Cause Register (Table 355 p. 264), the transport layer retransmits the Register Host to Device FIS. When this bit is set to 1 and Register Host to Device FIS transmission was not completed successfully, as indicated by fields <fistxdone> and <fistxerr>, the transport layer does <i>not</i> retransmit the Register Host to Device FIS. When the EDMA is enabled, this bit value is ignored and assumed to be 1. EDMA retransmits the Register Host to Device FIS.</fistxerr></fistxdone></fistxerr></fistxdone> | | 31:27 | Reserved | RES<br>0x0 | Reserved | # Table 350: Serial-ATA Interface Control Register Offset: Port 0: 0x82344, Port 1: 0x84344, **NOTE:** When field <eEnEDMA> is set, this register must not be written. If this register is written when field <eEnEDMA> is set, the write transaction will cause unpredictable behavior. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 3:0 | PMportTx | RW<br>0x0 | Port Multiplier Transmit. This field specifies the Port Multiplier (bits [11:8] in DW0 of the FIS header) of any transmitted FIS. | | 7:4 | Reserved | RW<br>0x0 | Reserved | Table 350: Serial-ATA Interface Control Register (Continued) Offset: Port 0: 0x82344, Port 1: 0x84344, **NOTE:** When field <eEnEDMA> is set, this register must not be written. If this register is written when field <eEnEDMA> is set, the write transaction will cause unpredictable behavior. | Bits | Field | Type/<br>InitVal | Description | |-------|--------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | VendorUqMd | RW<br>0x0 | Vendor Unique mode This bit is set to 1 to indicate that the next FIS, going to be transmitted, is a Vendor Unique FIS. Only when this bit is set, the host may write to the Vendor Unique Register (Table 353 p. 261). When this bit is cleared, the <vendoruqdn> field and the <vendoruqerr> field in the Serial-ATA Interface Status Register (Table 352 p. 260) are also cleared. Before setting this bit the Host must verify: No pending commands are in progress. The EDMA is disabled, field <eenedma> is cleared.</eenedma></vendoruqerr></vendoruqdn> | | 9 | VendorUqSend | RW<br>0x0 | Send vendor Unique FIS. This bit is set to 1 by the host SW to indicate that the next DWORD written to the Vendor Unique Register is the last DWORD in the payload. Field <vendoruqdn> is set when the transmission is completed; field <vendoruqerr> of that same register is also set if the transmission ends with an error. When the host SW writes to the Vendor Unique Register with this bit set to 1, the Serial-ATA transport layer closes the FIS and clears this bit.</vendoruqerr></vendoruqdn> | | 15:10 | Reserved | RES<br>0x0 | Reserved | | 16 | eDMAActivate | RW<br>0x0 | DMA Activate This bit has an effect only if the Serial-ATA port is in Target mode operation (i.e., the <comchannel> field in the Serial-ATA Interface Configuration Register (Table 349 p. 255) is set). When this bit is set the transport layer sends (multiple) data FISs, as long as the DMA is active, to complete the data transaction associated with the command. When the port functions as a target in Target mode operation, this bit is set by the target host SW to activate read data transactions from the target to the initiator. When the port functions as an initiator in Target mode operation, this bit is set when a DMA Activate FIS is received to activate the write data transaction from the initiator to the target. This bit is cleared when the DMA completes the data transaction associated with the command. 0 = Transport layer does not send DMA data FISs. 1 = Transport layer keeps sending (multiple) DMA data FISs until the data transaction associated with the command is completed.</comchannel> | | 23:17 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 257 Document Classification: Proprietary June 25, 2007, Preliminary Table 350: Serial-ATA Interface Control Register (Continued) Offset: Port 0: 0x82344, Port 1: 0x84344, **NOTE:** When field <eEnEDMA> is set, this register must not be written. If this register is written when field <eEnEDMA> is set, the write transaction will cause unpredictable behavior. | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24 | ClearStatus | SC<br>0x0 | Status Self-Clear This bit clears bits [16], [30], and [31] in the Serial-ATA Interface Status Register (see Table 352 on page 259). 0 = Does not clear bits. 1 = Clears the bits. | | 25 | SendSftRst | SC<br>0x0 | Self-Negate When this bit is set to 1, the transport layer sends Register - Host to Device control FIS to the device. | | 31:26 | Reserved | RES<br>0x0 | Reserved | Table 351: Serial-ATA Interface Test Control Register Offset: Port 0: 0x82348, Port 1: 0x84348 | Bits | Field | Type/<br>InitVal | Description | |------|----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | 0 | MBistEn | RW<br>0x0 | Memory BIST Enable Start Memory BIST test in MBIST mode. 0 = Memory BIST test disabled. 1 = Memory BIST test enabled. | | 1 | TransFrmSizExt | RW<br>0x0 | Maximum Transmit Frame Size Extended See field <transfrmsiz> [15:14].</transfrmsiz> | | 3:2 | Reserved | RW<br>0x0 | Reserved | | 5:4 | Reserved | RO<br>0x0 | Reserved | | 7:6 | Reserved | RW<br>0x0 | Reserved | | 8 | LBEnable | RW<br>0x0 | PHY Loopback Enable This bit enables SATA near-end PHY loopback. 0 = PHY near-end Loopback disabled. 1 = PHY near-end Loopback enabled. | | 12:9 | LBPattern | RW<br>0x0 | PHY Loopback pattern | Table 351: Serial-ATA Interface Test Control Register (Continued) Offset: Port 0: 0x82348, Port 1: 0x84348 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | LBStartRd | RW<br>0x0 | Loopback Start BIST-DW1 Register (Table 347 p. 254) is used as a User-specified test pattern low DWORD. BIST-DW2 Register (Table 348 p. 254) is used as a User-specified test pattern high DWORD. These registers must be initiated before this bit is set. 0 = Disable 1 = Enable Loopback Start. | | 15:14 | TransFrmSiz | RW<br>0x0 | Maximum Transmit Frame Size When <transfrmsizext> is 0: 00 = Maximum Transmit Frame Size is 8 KB. 01 = Maximum Transmit Frame Size is 512B. 10 = Maximum Transmit Frame Size is 64B. 11 = Maximum Transmit Frame Size is 128B. When <transfrmsizext> is 1: 00 = Maximum Transmit Frame Size is 256B. 01 = Maximum Transmit Frame Size is 1 KB. 10 = Maximum Transmit Frame Size is 2 KB. 11 = Maximum Transmit Frame Size is 4 KB.</transfrmsizext></transfrmsizext> | | 31:16 | PortNumDevErr | RO<br>0x0 | Each bit in this field is set to 1 when Register - Device to Host FIS or Set Device Bits FIS is received with bit <err> from the corresponding PM port set to 1. All bits in this field are cleared to 0 when the value of the <eenedma> field is changed from 0 to 1.</eenedma></err> | Table 352: Serial-ATA Interface Status Register Offset: Port 0: 0x8234C, Port 1: 0x8434C | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | FISTypeRx | RO<br>0x0 | FIS Type Received. This field specifies the FIS Type of the last received FIS. | | 11:8 | PMportRx | RO<br>0x0 | Port Multiplier Received. This field specifies the Port Multiplier (bits [11:8] in DW0 of the FIS header) of the last received FIS. It also specifies the Port Multiplier (bits [11:8] in DW0 of the FIS header) of the next Data - Host to Device transmit FISs. | | 12 | VendorUqDn | RO<br>0x0 | Vendor Unique FIS Transmission Done. This bit is set when the Vendor Unique FIS transmission has completed. 0 = Vendor Unique FIS transmission has not completed. 1 = Vendor Unique FIS transmission has completed. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 259 Document Classification: Proprietary June 25, 2007, Preliminary Table 352: Serial-ATA Interface Status Register (Continued) Offset: Port 0: 0x8234C, Port 1: 0x8434C | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | VendorUqErr | RO<br>0x0 | Vendor Unique FIS Transmission Error. This bit indicates if the Vendor Unique FIS transmission has completed successfully. This bit is valid when field <vendoruqdn> of this register is set. 0 = Vendor Unique FIS transmission has completed successfully. 1 = Vendor Unique FIS transmission has completed with error.</vendoruqdn> | | 14 | MBistRdy | RO<br>0x1 | Memory BIST Ready This bit indicates when the memory BIST test is completed. 0 = Memory BIST test is not completed. 1 = Memory BIST test is completed. | | 15 | MBistFail | RO<br>0x0 | Memory BIST Fail This bit indicates if the memory BIST test passed. It is valid when field <a href="MBistRdy">MBistRdy</a> of this register is set. 0 = Pass 1 = Fail | | 16 | AbortCommand | RO<br>0x0 | Abort Command This bit indicates if the transport has aborted a command as a response to collision with incoming FIS. 0 = Command was not aborted. 1 = Command was aborted. NOTE: This bit is cleared when the <clearstatus> field in the Serial-ATA Interface Control Register (Table 350 p. 258).</clearstatus> | | 17 | LBPass | RO<br>0x0 | Near-end Loopback Pass This bit indicates if the Near-end Loopback test passed. 0 = Fail 1 = Pass | | 18 | DMAAct | RO<br>0x0 | DMA Active This bit indicates if the transport DMA FSM is active. 0 = Idle 1 = Active | | 19 | PIOAct | RO<br>0x0 | PIO Active This bit indicates if the transport PIO FSM is active. 0 = Idle 1 = Active | | 20 | RxHdAct | RO<br>0x0 | Rx Header Active This bit indicates if the transport Rx Header FSM is active. 0 = Idle 1 = Active | | 21 | TxHdAct | RO<br>0x0 | Tx Header Active This bit indicates if the transport Tx Header FSM is active. 0 = Idle 1 = Active | Table 352: Serial-ATA Interface Status Register (Continued) Offset: Port 0: 0x8234C, Port 1: 0x8434C | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 22 | PlugIn | RO<br>0x0 | Cable plug-in indicator and device presence indication. This signal becomes invalid when the core is in SATA Power Management modes. This indicator is also reflected in the <x> field in the SError Register (Table 338 p. 248). 0 = Device presence not detected. 1 = Device presence detected.</x> | | 23 | LinkDown | RO<br>0x1 | SATA communication is not ready. Primitives or FISs are not able to be transmitted or received. 0 = Link is ready. 1 = Link is not ready. | | 28:24 | TransFsmSts | RO<br>0x0 | Transport Layer FSM status 0x00 = Transport layer is idle. 0x00-0x1F = Transport layer is not idle. | | 29 | Reserved | RO<br>0x0 | Reserved | | 30 | RxBIST | RO<br>0x0 | Set to 1 when BIST FIS is received. NOTE: This bit is cleared when the <clearstatus> field in the Serial-ATA Interface Control Register (Table 350 p. 258) is set to 1.</clearstatus> | | 31 | N | RO<br>0x0 | Set to 1 when the Set Devices Bits FIS is received with the Notification (N) bit set to 1. NOTE: This bit is cleared when the <clearstatus> field is set to 1.</clearstatus> | Table 353: Vendor Unique Register Offset: Port 0: 0x8235C, Port 1: 0x8435C | Bits | Name | Type/<br>InitVal | Description | |------|------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | VendorUqDw | RW<br>0x0 | Vendor Unique DWORD. The data written to this register is transmitted as a vendor unique FIS. This Data includes the FIS header as well as the payload. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 261 Document Classification: Proprietary June 25, 2007, Preliminary Table 354: FIS Configuration Register Offset: Port 0: 0x82360, Port 1: 0x84360 | | Oliset. Fortu | , | | |-------|---------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Name | Type/<br>InitVal | Description | | 7:0 | FISWait4RdyEn | RW<br>0x0 | This field identifies whether the transport layer waits for the upper layer (EDMA or host) to acknowledge reception of the current FIS before enabling the link layer to response with R_RDY for the next FIS. When <eenedma> is set to 1, the transport layer ignores the value of bits [4:0] of this field and assume a value of 0x1F, i.e., it waits for the EDMA to acknowledge reception of the current FIS before enabling the link layer to response with R_RDY for the next FIS. 0 = Do not wait for host ready. 1 = Wait for host ready. The function of each bit in this field is: <fiswait4rdyen>[0]: Register — Device to Host FIS <fiswait4rdyen>[1]: SDB FIS is received with <n> bit cleared to 0. <fiswait4rdyen>[2]: DMA Activate FIS <fiswait4rdyen>[3]: DMA Setup FIS <fiswait4rdyen>[4]: Data FIS first DW <fiswait4rdyen>[5]: Data FIS entire FIS <fiswait4rdyen>[6]: Reserved</fiswait4rdyen></fiswait4rdyen></fiswait4rdyen></fiswait4rdyen></fiswait4rdyen></n></fiswait4rdyen></fiswait4rdyen></eenedma> | | 15:8 | FISWait4HostR<br>dyEn | RW<br>0x0 | This field identifies whether the transport layer waits for the upper layer (host) to acknowledge reception of the current FIS before enabling the link layer to response with R_RDY for the next FIS. 0 = Do not wait for host ready. 1 = Wait for host ready. The function of each bit in this field is: <fiswait4hostrdyen>[0]: Register — Device to Host FIS with <err> or <df> bit set to 1. <fiswait4hostrdyen>[1]: SDB FIS is received with <n> bit set to 1. <fiswait4hostrdyen>[2]: SDB FIS is received with <err> bit set to 1. <fiswait4hostrdyen>[3]: BIST activate FIS <fiswait4hostrdyen>[4]: PIO Setup FIS <fiswait4hostrdyen>[5]: Data FIS with Link error <fiswait4hostrdyen>[6]: Unrecognized FIS type <fiswait4hostrdyen>[7]: Any FIS</fiswait4hostrdyen></fiswait4hostrdyen></fiswait4hostrdyen></fiswait4hostrdyen></fiswait4hostrdyen></err></fiswait4hostrdyen></n></fiswait4hostrdyen></df></err></fiswait4hostrdyen> | | 16 | FISDMAActive-<br>SyncResp | RW<br>0x0 | This bit identifies whether the transport layer responses with a single SYNC primitive after the DMA activates FIS reception. 0 = Normal response 1 = Response with single SYNC primitive. Must be set to 1 when bit <eedmafbs> field in the EDMA Configuration Register (Table 311 p. 227) is set to 1.</eedmafbs> | | 17 | FISUnrecType-<br>Cont | RW<br>0x0 | When this bit is set, the transport layer state machine ignores incoming FIS with unrecognized FIS type. 0 = When an unrecognized FIS type is received, the transport layer goes into error state and asserts a protocol error. 1 = When an unrecognized FIS type is received, the transport layer does not go into error state and does not assert a protocol error. | | 31:18 | Reserved | RES<br>0x0 | Reserved | Table 355: FIS Interrupt Cause Register Offset: Port 0: 0x82364, Port 1: 0x84364 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Name | Type/<br>InitVal | Description | |------|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | FISWait4Rdy | RW0<br>0x0 | This field indicates the reception of the following FISs. <fiswait4rdy>[0]: Register — Device to Host FIS <fiswait4rdy>[1]: SDB FIS is received with <n> bit cleared to 0. <fiswait4rdy>[2]: DMA Activate FIS <fiswait4rdy>[3]: DMA Setup FIS <fiswait4rdy>[4]: Data FIS first DW <fiswait4rdy>[5]: Data FIS entire FIS <fiswait4rdy>[7:6]: Reserved 0 = No interrupt indication. 1 = Corresponding interrupt occurs. For any FIS other than data FIS, the corresponding bit is set when the entire FIS is received from the link layer without an error, that is, FIS DWO Register through FIS DW6 Register are updated with the content of the FIS, (see Table 357 on page 265—Table 363 on page 266). If the non-data FIS length is shorter than 7 DWORDs, only the relevant registers are updated with the content of the FIS. If the non-data FIS length is longer than 7 DWORDS, FIS DW0 Register through FIS DW6 Register are updated with the content of the FIS. For data FIS, <fiswait4rdy>[4] is set when the first DWORD of the FIS is received from the link layer and <fiswait4rdy>[5] is set when the entire FIS is received from the link layer, regardless of whether or not an error occurred. Only FIS DW0 Register is updated with the content of the FIS. FIS DW1 Register through FIS DW6 Register are not updated. When at least one bit in this field is set and the corresponding bit in the <fiswait4rdyen> field in the FIS Configuration Register (Table 354 p. 262) is enabled (set to 1), the transport layer prevents assertion of the primitive R_RDY and the reception of the next FIS.</fiswait4rdyen></fiswait4rdy></fiswait4rdy></fiswait4rdy></fiswait4rdy></fiswait4rdy></fiswait4rdy></fiswait4rdy></n></fiswait4rdy></fiswait4rdy> | Table 355: FIS Interrupt Cause Register (Continued) Offset: Port 0: 0x82364, Port 1: 0x84364 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Name | Type/<br>InitVal | Description | |-------|---------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:8 | FISWait4HostR<br>dy | RWO<br>0x0 | This field indicates the reception of the following FISs. <fiswait4hostrdy>[0]: Register— Device to Host FIS with <err> bit set to 1. <fiswait4hostrdy>[1]: SDB FIS is received with <n> bit set to 1. <fiswait4hostrdy>[2]: SDB FIS is received with <err> bit set to 1. <fiswait4hostrdy>[3]: BIST activates FIS <fiswait4hostrdy>[4]: PIO Setup FIS <fiswait4hostrdy>[5]: Data FIS with Link error <fiswait4hostrdy>[6]: Unrecognized FIS type <fiswait4hostrdy>[7]: Any FIS. 0 = No interrupt indication. 1 = Corresponding interrupt occurs. For any FIS other than data FIS, the corresponding bit is set when the FIS is received from the link layer without an error, that is, FIS DW0 Register through FIS DW6 Register are updated with the content of the FIS up to the FIS length. For the data FIS, the corresponding bit is set when the entire FIS is received from the link layer, if a link error occurs. Only the FIS DW0 Register is updated with the content of the FIS. FIS DW1 Register through FIS DW6 Register are not updated. If the non-data FIS length is shorter than 7 DWORDs, only the relevant registers are updated with the content of the FIS. If the non-data FIS length is longer than 7 DWORDs, FIS DW0 Register through FIS DW6 Register are updated with the content of the FIS. If the non-data FIS length is longer than 7 DWORDs, FIS DW0 Register through FIS DW6 Register are updated with the content of the FIS. The rest of FIS is dropped. When at least one bit in this field is set and the corresponding bit in the <fiswait4hostrdyen> field in the FIS Configuration Register (Table 354 p. 262) is enabled (set to 1), the transport layer prevents assertion of the primitive R_RDY and the reception of the next FIS.</fiswait4hostrdyen></fiswait4hostrdy></fiswait4hostrdy></fiswait4hostrdy></fiswait4hostrdy></fiswait4hostrdy></err></fiswait4hostrdy></n></fiswait4hostrdy></err></fiswait4hostrdy> | | 23:16 | Reserved | RW0<br>0x0 | Reserved. | | 24 | FISTxDone | RW0<br>0x0 | This bit is set to 1 when the FIS transmission is done, either aborted or completed with R_OK or R_ERR. 0 = Frame transmission continues. 1 = Frame transmission completed, either with R_ERR or R_OK, or frame transmission aborted. | | 25 | FISTxErr | RW0<br>0x0 | This bit is valid when bit[24] <fistxdone> is set to 1. This bit is set to 1 when the FIS transmission is done, bit[24] <fistxdone> is set to 1 and one of the following occurs: • FIS transmission is aborted due to collision with the received FIS. • FIS transmission is completed with R_ERR. 0 = Frame transmission was completed successful with R_OK. 1 = Frame transmission was not completed successful.</fistxdone></fistxdone> | Table 355: FIS Interrupt Cause Register (Continued) Offset: Port 0: 0x82364, Port 1: 0x84364 **NOTE:** A corresponding cause bit is set every time that an interrupt occurs. A write of 0 clears the bit. A write of 1 has no affect. | Bits | Name | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 31:26 | Reserved | R0<br>0x0 | Reserved | Table 356: FIS Interrupt Mask Register Offset: Port 0: 0x82368, Port 1: 0x84368 | Bits | Name | Type/<br>InitVal | Description | |-------|------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | FISIntMask | RW<br>0x0000A<br>00 | FIS Interrupt Error Mask Bits Each of these bits mask the corresponding bit in the FIS Interrupt Cause Register (Table 355 p. 263). If a bit in the FIS Interrupt Cause Register is set and the corresponding bit in this register is set to 1, the <etransint> field in the EDMA Interrupt Error Cause Register (Table 313 p. 231) in EDMA Interrupt Error Cause Register (Table 313 p. 230) is also set to 1. 0 = Mask 1 = Do not mask</etransint> | | 31:26 | Reserved | RO<br>0x0 | Reserved | Table 357: FIS DW0 Register Offset: Port 0: 0x82370, Port 1: 0x84370 | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------| | 31:0 | RxFISDW0 | RO<br>0x0 | This field contains DWORD 0 of the incoming data or non-data FIS. | Table 358: FIS DW1 Register Offset: Port 0: 0x82374, Port 1: 0x84374 | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------| | 31:0 | RxFISDW1 | RO<br>0x0 | This field contains DWORD 1 of the incoming non-data FIS. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 265 Document Classification: Proprietary June 25, 2007, Preliminary Table 359: FIS DW2 Register Offset: Port 0: 0x82378, Port 1: 0x84378 | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------| | 31:0 | RxFISDW2 | RO<br>0x0 | This field contains DWORD 2 of the incoming non-data FIS. | Table 360: FIS DW3 Register Offset: Port 0: 0x8237C, Port 1: 0x8437C | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------| | 31:0 | RxFISDW3 | RO<br>0x0 | This field contains DWORD 3 of the incoming non-data FIS. | Table 361: FIS DW4 Register Offset: Port 0: 0x82380, Port 1: 0x84380 | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------| | 31:0 | RxFISDW4 | RO<br>0x0 | This field contains DWORD 4 of the incoming non-data FIS. | Table 362: FIS DW5 Register Offset: Port 0: 0x82384, Port 1: 0x84384 | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------| | 31:0 | RxFISDW5 | RO<br>0x0 | This field contains DWORD 5 of the incoming non-data FIS. | Table 363: FIS DW6 Register Offset: Port 0: 0x82388, Port 1: 0x84388 | Bits | Name | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------| | 31:0 | RxFISDW6 | RO<br>0x0 | This field contains DWORD 6 of the incoming non-data FIS. | #### **A.9 Gigabit Ethernet Controller Registers** #### **Notes** - If the Ethernet Unit Control (EUC) register's <Port0\_PW> bits [18] is set to 0 (deactivated), the specific port's registers can not be accessed. An attempt to read from a deactivated port's registers will cause a system hang. - All interrupt cause registers are write 0 to clear, meaning that writing 1 value has no effect, while writing 0 resets the relevant bit in the register. Table 364: Ethernet Unit Global Registers Map | Description | Offset | Table, Page | |----------------------------------------------|---------------------------------------------------------------------------------------------|------------------| | Ethernet Unit Global Registers | | | | PHY Address | 0x72000 | Table 365, p.270 | | SMI | 0x72004 | Table 366, p.270 | | Ethernet Unit Default Address (EUDA) | 0x72008 | Table 367, p.271 | | Ethernet Unit Default ID (EUDID) | 0x7200C | Table 368, p.271 | | Ethernet Unit Reserved (EU) | 0x72014 | Table 369, p.271 | | Ethernet Unit Interrupt Cause (EUIC) | 0x72080 | Table 370, p.272 | | Ethernet Unit Interrupt Mask (EUIM) | 0x72084 | Table 371, p.273 | | Ethernet Unit Error Address (EUEA) | 0x72094 | Table 372, p.273 | | Ethernet Unit Internal Address Error (EUIAE) | 0x72098 | Table 373, p.273 | | Ethernet Unit Port Pads Calibration (EUPCR) | 0x720A0 | Table 374, p.273 | | Ethernet Unit Control (EUC) | 0x720B0 | Table 375, p.274 | | Base Address | BA0 0x72200,<br>BA1 0x72208,<br>BA2 0x72210,<br>BA3 0x72218,<br>BA4 0x72220,<br>BA5 0x72228 | Table 376, p.275 | | Size (S) | SR0 0x72204,<br>SR1 0x7220C,<br>SR2 0x72214,<br>SR3 0x7221C,<br>SR4 0x72224,<br>SR5 0x7222C | Table 377, p.275 | | High Address Remap (HA) | HARRO 0x72280,<br>HARR1 0x72284,<br>HARR2 0x72288,<br>HARR3 0x7228C | Table 378, p.276 | | Base Address Enable (BARE) | 0x72290 | Table 379, p.276 | | Ethernet Port Access Protect (EPAP) | 0x72294 | Table 380, p.276 | | Ethernet Unit Port Registers | • | · | | Port Configuration (PxC) | 0x72400 | Table 381, p.277 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 267 **Document Classification: Proprietary** June 25, 2007, Preliminary Table 364: Ethernet Unit Global Registers Map (Continued) | Description | Offset | Table, Page | |---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------| | Port Configuration Extend (PxCX) | 0x72404 | Table 382, p.278 | | MII Serial Parameters | 0x72408 | Table 383, p.279 | | GMII Serial Parameters | 0x7240C | Table 384, p.280 | | VLAN EtherType (EVLANE) | 0x72410 | Table 385, p.280 | | MAC Address Low (MACAL) | 0x72414 | Table 386, p.280 | | MAC Address High (MACAH) | 0x72418 | Table 387, p.280 | | SDMA Configuration (SDC) | 0x7241C | Table 388, p.281 | | IP Differentiated Services CodePoint 0 to Priority (DSCP0) | 0x72420 | Table 389, p.282 | | IP Differentiated Services CodePoint 1 to Priority (DSCP1) | 0x72424 | Table 390, p.283 | | IP Differentiated Services CodePoint 2 to Priority (DSCP2, DSCP3, DSCP4, DSCP5) | DSCP2 0x72428,<br>DSCP3 0x7242C,<br>DSCP4 0x72430,<br>DSCP5 0x72434 | Table 391, p.283 | | IP Differentiated Services CodePoint 6 to Priority (DSCP6) | 0x72438 | Table 392, p.283 | | Port Serial Control (PSC) | 0x7243C | Table 393, p.284 | | VLAN Priority Tag to Priority (VPT2P) | 0x72440 | Table 394, p.287 | | Ethernet Port Status (PS) | 0x72444 | Table 395, p.287 | | Transmit Queue Command (TQC) | 0x72448 | Table 396, p.289 | | Reserved | 0x72454 | - | | Maximum Transmit Unit (MTU) | 0x72458 | Table 397, p.290 | | Port Interrupt Cause (IC) | 0x72460 | Table 398, p.290 | | Port Interrupt Cause Extend (ICE) | 0x72464 | Table 399, p.292 | | Port Interrupt Mask (PIM) | 0x72468 | Table 400, p.294 | | Port Extend Interrupt Mask (PEIM) | 0x7246C | Table 401, p.294 | | Port Rx FIFO Urgent Threshold (PRFUT) | 0x72470 | Table 402, p.294 | | Port Tx FIFO Urgent Threshold (PTFUT) | 0x72474 | Table 403, p.294 | | Port Rx Minimal Frame Size (PMFS) | 0x7247C | Table 404, p.295 | | Port Rx Discard Frame Counter (PxDFC) | 0x72484 | Table 405, p.295 | | Port Overrun Frame Counter (POFC) | 0x72488 | Table 406, p.296 | | Port Internal Address Error (EUIAE) | 0x72494 | Table 407, p.296 | | Ethernet Current Receive Descriptor Pointers (CRDP) | Q0 0x7260C,<br>Q1 0x7261C,<br>Q2 0x7262C,<br>Q3 0x7263C,<br>Q4 0x7264C,<br>Q5 0x7265C,<br>Q6 0x7266C,<br>Q7 0x7267C | Table 408, p.296 | | Receive Queue Command (RQC) | 0x72680 | Table 409, p.297 | Table 364: Ethernet Unit Global Registers Map (Continued) | Description | Offset | Table, Page | |---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | Transmit Current Served Descriptor Pointer | 0x72684<br>(Read Only) | Table 410, p.298 | | Transmit Current Queue Descriptor Pointer (TCQDP) | Q0 0x726C0 | Table 411, p.298 | | Transmit Queue Token-Bucket Counter (TQxTBC) NOTE: Transmit Queues 1–7 are reserved. | Q0 0x72700,<br>Q1 0x72710,<br>Q2 0x72720,<br>Q3 0x72730,<br>Q4 0x72740,<br>Q5 0x72750,<br>Q6 0x72760,<br>Q7 0x72770 | Table 412, p.298 | | Transmit Queue Token Bucket Configuration (TQxTBC) NOTE: Transmit Queues 1–7 are reserved. | Q0 0x72704,<br>Q1 0x72714,<br>Q2 0x72724,<br>Q3 0x72734,<br>Q4 0x72744,<br>Q5 0x72754,<br>Q6 0x72764,<br>Q7 0x72774 | Table 413, p.298 | | Transmit Queue Arbiter Configuration (TQxAC) <b>NOTE:</b> Transmit Queues 1–7 are reserved. | Q0 0x72708,<br>Q1 0x72718,<br>Q2 0x72728,<br>Q3 0x72738,<br>Q4 0x72748,<br>Q5 0x72758,<br>Q6 0x72768,<br>Q7 0x72778 | Table 414, p.299 | | Destination Address Filter Special Multicast Table (DFSMT) | 0x 73400-0x734FC | Table 415, p.299 | | Destination Address Filter Other Multicast Table (DFUT) | 0x73500-0x735FC | Table 416, p.300 | | Destination Address Filter Unicast Table (DFUT) | 0x73600-0x7360C | Table 417, p.301 | | MAC MIB Counters | 0x73000-0x7307C | Description under<br>Appendix A.9.3<br>"Port MIB Counter<br>Register" on page<br>302. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 269 Document Classification: Proprietary June 25, 2007, Preliminary ### A.9.1 Gigabit Ethernet Unit Global Registers Table 365: PHY Address Offset: 0x72000 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------| | 4:0 | PhyAd_0 | RW<br>0x8 | PHY device address | | 14:5 | Reserved | RW<br>0x0 | Reserved | | 31:15 | Reserved | RO<br>0x0 | Reserved | Table 366: SMI Offset: 0x72004 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Data | RW<br>N/A | Management for SMI READ operation: Two transactions are required: (1) management write to the SMI register where <opcode> = 1, <phyad>, <regad> with the Data having any value. (2) management read from the SMI register. When reading back the SMI register, the Data is the addressed PHY register contents if the ReadValid bit[27] is 1. The Data remains undefined as long as ReadValid is 0. Management for SMI WRITE operation: One Management transaction is required: Management write to the SMI register with <opcode> = 0, <phyad>, <regad> with the Data to be written to the addressed PHY register.</regad></phyad></opcode></regad></phyad></opcode> | | 20:16 | PhyAd | RW<br>0x0 | PHY device address | | 25:21 | RegAd | RW<br>0x0 | PHY device register address | | 26 | Opcode | RW<br>0x1 | 0 = Write<br>1 = Read | | 27 | ReadValid | RO<br>0x0 | 1 = Indicates that the Read operation for the addressed RegAd register has completed, and that the data is valid on the <data> field.</data> | | 28 | Busy | RO<br>0x0 | 1 = Indicates that an operation is in progress and that the CPU should not write to the SMI register during this time. | | 31:29 | N/A | RW<br>0x0 | These bits should be driven 0x0 during any write to the SMI register. | # Table 367: Ethernet Unit Default Address (EUDA) Offset: 0x72008 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DAR | RW<br>0x0 | Specifies the Default Address to which the Ethernet unit directs no match, multiple address hits, and address protect violations. Occurrence of this event may be the result of programming errors of the descriptor pointers or buffer pointers. | Table 368: Ethernet Unit Default ID (EUDID) Offset: 0x7200C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | DIDR | RW<br>0x0 | Specifies the ID of the target unit to which the Ethernet unit directs no match and address protect violations. Identical to Base Address register's <target> field encoding.</target> | | 11:4 | DATTR | RW<br>0xE | Specifies the Default Attribute of the target unit to which the Ethernet unit directs no match and address protect violations. Identical to Base Address register's <a href="Attr">Attr</a> > field encoding. | | 31:12 | Reserved | RO<br>0x0 | Read Only | ### Table 369: Ethernet Unit Reserved (EU) Offset: 0x72014 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------| | 0 | Fast MDC | RW<br>0x0 | Use Faster MDC. 0 = Normal mode. 1 = MDC clock will be set to TCLK dividing by 16. | | 1 | ACCS | RW<br>0x0 | Accelerate Slot Time. 0 = Normal mode. 1 = MDC clock will be set to TCLK dividing by 8. | | 31:2 | Reserved | RO<br>0x0 | Read Only | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 271 Document Classification: Proprietary June 25, 2007, Preliminary Table 370: Ethernet Unit Interrupt Cause (EUIC) Offset: 0x72080 NOTE: Write 0 to clear interrupt bits. Writing 1 does not effect the interrupt bits. | Bits | Field | Type/<br>InitVal | Description | |-------|-----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EtherIntSum | RO<br>0x0 | Ethernet Unit Interrupt Summary This bit is a logical OR of the unmasked bits[12:1] in the register. | | 1 | Parity | RW<br>0x0 | Parity Error Effect on Tx DMA operation: If a parity error occurs on the first descriptor fetch, the DMA stops and disables the queue. If it is on a non-first descriptor, the Tx DMA, in addition, asserts the Tx Error interrupt. If it is on a packet's data, the Tx DMA continues with the transmission but does not ask to generate CRC at the end of the packet. Effect on Rx DMA operation: If a parity error occurs on the first descriptor fetch, the DMA stops and disables the queue. If it is on a non-first descriptor, the Rx_DMA, in addition, asserts the Rx Error interrupt. | | 2 | Address<br>Violation | RW<br>0x0 | This bit is set if an Ethernet DMA violates a window access protection | | 3 | Address<br>NoMatch | RW<br>0x0 | This bit is set if an Ethernet DMA address does not match any of the Ethernet address decode windows. | | 4 | SMIdone | RW<br>0x0 | SMI Command Done Indicates the SMI completed a MII management command (either read or write) that was initiated by the CPU writing to the SMI register. | | 5 | Count_wa | RW<br>0x0 | Counters Wrap Around Indication MIB Counter WrapAround Interrupt is set if one of the MIB counters wrapped around (passed 32 bits). | | 6 | Reserved | RO<br>0x0 | Reserved | | 7 | Internal<br>AddrError | RW<br>0x0 | Internal Address Error is set when there is an access to an illegal offset of the internal registers. When set, the Internal Address Error register locks the address that caused the error. | | 8 | Reserved | RO<br>0x0 | Reserved | | 9 | Port0_DPErr | RW<br>0x0 | Port Internal data path parity error detected. | | 11:10 | Reserved | RW<br>0x0 | Reserved | | 12 | TopDPErr | RW<br>0x0 | G Top Internal data path parity error detected. | | 31:13 | Reserved | RO<br>0x0 | Reserved | ### Table 371: Ethernet Unit Interrupt Mask (EUIM) Offset: 0x72084 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------| | 12:0 | Various | RW<br>0x0 | Mask bits for Unit Interrupt Cause register 0 = Mask 1 = Do not mask | | 31:13 | Reserved | RO<br>0x0 | Reserved | ### Table 372: Ethernet Unit Error Address (EUEA) Offset: 0x72094 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Error Address | RO<br>0x0 | Locks the address, if there is an address violation of the DMA such as: Multiple Address window hit, No Hit, Access Violations. The Address is locked until the register is read. (Used for software debug after address violation interrupt is raised.) This field is read only. | ### Table 373: Ethernet Unit Internal Address Error (EUIAE) Offset: 0x72098 | Bits | Field | Type/<br>InitVal | Description | |------|---------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:0 | Internal<br>Address | RO<br>0x0 | If there is an address violation of unmapped access to the Gigabit Ethernet unit top registers, locks the relevant internal address bits (bit 12 and bits 9:2). The Address is locked until the register is read. NOTE: This field is used for software debugging after an address violation interrupt is raised. | | 31:9 | Reserved | RO<br>0x0 | Reserved | ### Table 374: Ethernet Unit Port Pads Calibration (EUPCR) Offset: 0x720A0 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------------------------------------| | 4:0 | DrvN | RW<br>0xB | Pad Nchannel Driving Strength NOTE: Only applicable when auto-calibration is disabled. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 273 Document Classification: Proprietary June 25, 2007, Preliminary Table 374: Ethernet Unit Port Pads Calibration (EUPCR) (Continued) Offset: 0x720A0 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 15:5 | Reserved | RO<br>0x0 | Reserved | | 16 | TuneEn | RW<br>0x0 | Set to 1 enables the auto-calibration of pad driving strength. | | 21:17 | LockN | RO<br>0x0 | When auto-calibration is enabled, represents the final locked value of the Nchannel Driving Strength. Read Only | | 23:22 | Reserved | RO<br>0x0 | Reserved | | 28:24 | Offset | RO<br>0x0 | NOTE: Reserved for Marvell <sup>®</sup> usage. | | 30:29 | Reserved | RO<br>0x0 | Reserved | | 31 | WrEn | RW<br>0x0 | Write Enable CPU Pads Calibration register 0 = Register is read only (except for bit [31]). 1 = Register is writable. | Table 375: Ethernet Unit Control (EUC) Offset: 0x720B0 | Bits | Field | Type/<br>InitVal | Description | |------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Port0_DPPar | RW<br>0x0 | Gigabit Ethernet port data path parity select: 0 = Even parity 1 = Odd parity NOTE: Should be set to even parity for normal operation. Odd parity is for debugging only. | | 2:1 | Reserved | RW<br>0x0 | Reserved | | 3 | Top_DPPar | RW<br>0x0 | Gigabit Ethernet Top data path parity select: 0 = Even parity 1 = Odd parity NOTE: Should be set to even parity for normal operation. Odd parity is for debugging only. | | 15:4 | Reserved | RO<br>0x0 | Reserved | | 16 | Port0_PW | RW<br>0x1 | Gigabit Ethernet port power management: 0 = Power Down (port deactivate) 1 = Power Up (normal operation) NOTE: Reserved for Marvell usage. | ### Table 375: Ethernet Unit Control (EUC) (Continued) Offset: 0x720B0 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 18:17 | Reserved | RW<br>0x0 | Reserved | | 31:19 | Reserved | RO<br>0x0 | Reserved | #### Table 376: Base Address Offset: BA0 0x72200, BA1 0x72208, BA2 0x72210, BA3 0x72218, BA4 0x72220, BA5 0x72228 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Target | RW<br>0x0 | Specifies the target resource associated with this window. See Address Decoding chapter for full details | | 7:4 | Reserved | RO<br>0x0 | Reserved | | 15:8 | Attr | RW<br>0x0 | Specifies target specific attributes depending on the target interface. See Address Decoding chapter for full details. | | 31:16 | Base | RW<br>0x0 | Base address Used together with the size register to set the address window size and location within the range of 4 GB space. An address driven by one of the Ethernet SDMAs is considered as a window hit if (address size) == (base size). | ### **Table 377: Size (S)** Offset: SR0 0x72204, SR1 0x7220C, SR2 0x72214, SR3 0x7221C, SR4 0x72224, SR5 0x7222C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RO<br>0x0 | Reserved | | 31:16 | Size | RW<br>0x0 | Window size Used together with the size register to set the address window size and location within the range of 4 GB space. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window in 64 KB granularity (for example, a value of 0x00FF specifies 256x64k = 16 MB). An address driven by one of the Ethernet MACs is considered as a window hit if (address size) == (base size). | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 275 Document Classification: Proprietary June 25, 2007, Preliminary Table 378: High Address Remap (HA)<sup>1</sup> Offset: HARR0 0x72280, HARR1 0x72284, HARR2 0x72288, HARR3 0x7228C | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Remap | RW<br>0x0 | Remap address Specifies address bits[63:32] to be driven to the target interface. Relevant only for target interfaces that supports more than 4 GB of address space. | <sup>1.</sup> Remap 0 corresponds to Base Address register 0, Remap 1 to Base Address register 1, Remap 2 to Base Address register 2 and Remap 3 to Base Address register 3. Table 379: Base Address Enable (BARE) Offset: 0x72290 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5:0 | En | RW<br>0x3F | Address window enable This is one bit per window. If it is set to 0, the corresponding address window is enabled. (Bit[0] matches to the Window0; bit[1] matches to Window1, etc.) 0 = Enable 1 = Disable | | 31:6 | Reserved | RO<br>0x0 | Reserved | Table 380: Ethernet Port Access Protect (EPAP) Offset: 0x72294 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Win0 | RW<br>0x3 | Window0 access control 0x0 = No access allowed. 0x1 = Read Only 0x2 = Reserved 0x3 = Full access (read or write) In case of access violation (for example, write data to a read only region), an interrupt is set, and the transaction is written or read from the default address, as specified in the default address register. | | 3:2 | Win1 | RW<br>0x3 | Window1 access control (the same as Win0 access control) | | 5:4 | Win2 | RW<br>0x3 | Window2 access control (the same as Win0 access control) | | 7:6 | Win3 | RW<br>0x3 | Window3 access control (the same as Win0 access control) | # Table 380: Ethernet Port Access Protect (EPAP) (Continued) Offset: 0x72294 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------| | 9:8 | Win4 | RW<br>0x3 | Window4 access control (the same as Win0 access control) | | 11:10 | Win5 | RW<br>0x3 | Window5 access control (the same as Win0 access control) | | 31:12 | Reserved | RO<br>0x0 | Reserved | ### A.9.2 Port Control Registers Table 381: Port Configuration (PxC) Offset: 0x72400 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | UPM | RW<br>0x0 | Unicast Promiscuous mode 0 = Normal mode. Unicast frames are received only if the destination address is found in the DA-filter table and DA is matched against the port DA MAC Address base. 1 = Promiscuous mode. Unicast unmatched frames are received in the Rx queue. | | 3:1 | RXQ | RW<br>0x0 | Default Rx Queue Is the Default Rx Queue for not matched Unicast frames when UPM bit is set. It is also the default Rx Queue for all MAC broadcast (except for ARP broadcast that has a different field for default queue) if receiving them is enabled. | | 6:4 | RXQArp | RW<br>0x0 | Default Rx Queue for ARP Broadcasts, if receiving ARP Broadcasts is enabled. | | 7 | RB | RW<br>0x0 | Reject mode of MAC Broadcasts that are not IP or ARP Broadcast. 0 = Receive to the RXQ queue 1 = Reject | | 8 | RBIP | RW<br>0x0 | Reject mode of MAC Broadcasts that are IP (Ethertype 0x800). 0 = Receive to the RXQ queue 1 = Reject | | 9 | RBArp | RW<br>0x0 | Reject mode of MAC Broadcasts that are ARP (Ethertype 0x806). 0 = Receive to RXQArp queue 1 = Reject | | 11:10 | Reserved | RW<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 277 Document Classification: Proprietary June 25, 2007, Preliminary Table 381: Port Configuration (PxC) (Continued) Offset: 0x72400 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | AMNoTxES | RW<br>0x0 | Automatic mode not updating Error Summary in Tx descriptor The advantage of using this bit is that it avoids another write to memory to update the error status. | | 13 | Reserved | RW<br>0x0 | Reserved Must be set to 0. | | 14 | TCP_CapEn | RW<br>0x0 | Capture TCP frames to <tcpq>. 1 = Enable 0 = Disable</tcpq> | | 15 | UDP_CapEn | RW<br>0x0 | Capture UDP frames to <udpq>. 1 = Enable 0 = Disable</udpq> | | 18:16 | TCPQ | RW<br>0x0 | Captured TCP frames are directed to this Queue number. | | 21:19 | UDPQ | RW<br>0x0 | Captured UDP frames are directed to this Queue number. | | 24:22 | BPDUQ | RW<br>0x7 | Captured BPDU frames (if PCXR <span> is set) are directed to this Queue number.</span> | | 25 | RxCS | RW<br>0x1 | Rx TCP checksum mode 0 = Calculate without pseudo header. 1 = Calculation include pseudo header. | | 31:26 | Reserved | RO<br>0x0 | Reserved | Table 382: Port Configuration Extend (PxCX) Offset: 0x72404 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RO<br>0x0 | Reserved | | 1 | Span | RW<br>0x0 | Spanning Tree packets capture enable 0 = BPDU packets are treated as normal Multicast packets. 1 = BPDU packets are trapped and sent to the Port Configuration register BPDU queue. | | 2 | Reserved | RO<br>0x0 | Reserved | | 31:3 | Reserved | RO<br>0x0 | Reserved | Table 383: MII Serial Parameters Offset: 0x72408 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | JAM LENGTH | RW<br>0x3 | These two bits determine the JAM Length (in Back Pressure) as follows: 00 = 12K bit times 01 = 24K bit times 10 = 32K bit times 11 = 48K bit times NOTE: These bits can only be changed when <porten> field is set to 0 in the Port Control Register (Port is disabled).</porten> | | 6:2 | JAM-IPG | RW<br>0x8 | These five bits determine the JAM IPG. The step is 4-bit times. The <jam ipg=""> varies between 4- and 124-bit times. NOTE: These bits can only be changed when <porten> field is set to 0 in the Port Control Register (Port is disabled). The <jam ipg=""> bit cannot be programmed to 0 or 1.</jam></porten></jam> | | 11:7 | IPG-<br>JAM_TO_DATA | RW<br>0x10 | These five bits determine the IPG JAM to DATA. The step is 4-bit times. The value may vary between 4- and 128-bit times. NOTE: These bits can only be changed when <porten> field is set to 0 in the Port Control Register (Port is disabled).</porten> | | 16:12 | IPG-DATA | RW<br>0x18 | Inter-Packet Gap (IPG) The step is 4-bit times. The value may vary between 12- and 124-bit times. NOTE: These bits can only be changed when <porten> field is set to 0 in the Port Control Register (Port is disabled).</porten> | | 21:17 | DataBlind | RW<br>0x10 | Data Blinder The number of nibbles from the beginning of the IFG, in which the port restarts the IFG counter when detecting a carrier activity. Following this value, the port enters the Data Blinder zone and does not reset the IFG counter. This ensures fair access to the medium. The value must be written in hexadecimal format. The default is 10 hex (64-bit times; 2/3 of the default IPG). The step is 4-bit times. Valid range is 3 to 1F hex nibbles. NOTE: These bits can only be changed when <porten> field is set to 0 in the Port Control Register (Port is disabled).</porten> | | 31:22 | Reserved | RO<br>0x0 | Reserved | Table 384: GMII Serial Parameters Offset: 0x7240C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | IPG-DATA | RW<br>0x6 | Inter-Packet Gap (IPG) The step is 16-bit times. The value may vary between 48- to 112-bit times. GMII is full-duplex only. NOTE: These bits may be changed only when <porten> field is set to 0 in the Port Control Register (Port is disabled).</porten> | | 31:3 | Reserved | RO<br>0x0 | Reserved | Table 385: VLAN EtherType (EVLANE) Offset: 0x72410 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | VL_EtherType | RW<br>0x8100 | The Ethertype for packets carrying the VLAN tag, for 802.1p priority field processing, and for continued parsing of the received frames Layer3/4 headers. | | 31:16 | Reserved | RO<br>0x0 | Reserved | Table 386: MAC Address Low (MACAL) Offset: 0x72414 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | MAC[15:0] | RW<br>0x0 | The least significant bits of the MAC Address Used for both flow-control Pause frames as a source address, as well as for address filtering. | | 31:16 | Reserved | RO<br>0x0 | Read Only | Table 387: MAC Address High (MACAH) Offset: 0x72418 | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | MAC[47:16] | RW<br>0x0 | The most significant bits of the MAC Address Used for both flow-control Pause frames as source address, as well as for address filtering. NOTE: <mac[40]> is the Multicast/Unicast bit.</mac[40]> | Table 388: SDMA Configuration (SDC) Offset: 0x7241C | | | I | | |------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Type/<br>InitVal | Description | | 0 | RIFB | RW<br>0x0 | Receive Interrupt on Frame Boundaries When set, the SDMA Rx generates interrupts only on frame boundaries (i.e. after writing the frame status to the descriptor). See also the <ipgintrx> field description (bits[21:8]) for further masking.</ipgintrx> | | 3:1 | RxBSZ | RW<br>0x4 | Rx Burst Size Sets the maximum burst size for Rx SDMA transactions: 000 = Burst is limited to 1 64-bit words. 001 = Burst is limited to 2 64-bit words. 010 = Burst is limited to 4 64-bit words. 011 = Burst is limited to 8 64-bit words. 100 = Burst is limited to 16 64-bit words. NOTE: This field effects only data-transfers. Descriptor fetch is done always with 4LW burst size. Should not be changed (other values degrade performance). However, a larger value is optimal for DDR SDRAM performance. | | 4 | BLMR | RW<br>0x1 | Big/Little Endian Receive Mode The DMA supports Big or Little Endian configurations per channel. The BLMR bit only affects data transfer to memory. 1 = No swap. 0 = Byte swap. | | 5 | BLMT | RW<br>0x1 | Big/Little Endian Transmit Mode The DMA supports Big or Little Endian configurations per channel. The BLMT bit only affects data transfer from memory. 1 = No swap. 0 = Byte swap. | | 6 | SwapMode | RW<br>0x0 | Swap mode The DMA supports swapping, for descriptors only, for both receive and transmit ports, on every access to memory space. 0 = No swapping 1 = Byte swap: In every 64-bit word of the descriptor, the byte order is swapped such that byte 0 is placed in byte 7, byte 7 is placed in byte 0, byte 1 is placed in byte 6, byte 6 is placed in byte 1, byte 2 is placed in byte 5, etc. | | 7 | Reserved | RW<br>0x0 | Reserved | Table 388: SDMA Configuration (SDC) (Continued) Offset: 0x7241C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21:8 | IPGIntRx | RW<br>0x0 | Rx frame IPG between interrupts counter and enable This field provides a way to force a delay from the last ICR[RxBufferQueue] interrupt from any of the queues, to the next RxBufferQueue interrupt from any of the queues. The ICR bits still reflect the new interrupt, but this masking is reflected by potentially not propagating to the chip main interrupt cause register. This provides a way for interrupt coalescing on receive packet events. The time is calculated in multiples of 64 clock cycles. Valid values are 0 (No delay between packets to CPU, the counter is effectively disabled.), through 0x3FFF (1,048,544 clock cycles). | | 24:22 | TxBSZ | RW<br>0x4 | Tx Burst Size Sets the maximum burst size for Tx SDMA transactions: 000 = Burst is limited to 1 64-bit words. 001 = Burst is limited to 2 64-bit words. 010 = Burst is limited to 4 64-bit words. 011 = Burst is limited to 8 64-bit words. 100 = Burst is limited to 16 64-bit words. NOTE: This field effects only data-transfers. Descriptor fetch is done always with 4LW burst size. Must not be changed (other values degrade performance). However, a larger value is optimal for DDR SDRAM performance. | | 31:25 | Reserved | RO<br>0x0 | Read Only | Table 389: IP Differentiated Services CodePoint 0 to Priority (DSCP0) Offset: 0x72420 | Bits | Field | Type/<br>InitVal | Description | |-------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:0 | TOS_Q[29:0] | RW<br>0x0 | The Priority queue mapping of received frames with DSCP values 0 (corresponding to TOS_Q[2:0]) through 9 (corresponding to TOS_Q[29:27]). NOTE: The initial value means that ToS does not effect queue decisions. | | 31:30 | Reserved | RO<br>0x0 | Reserved | #### Table 390: IP Differentiated Services CodePoint 1 to Priority (DSCP1) Offset: 0x72424 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:0 | TOS_Q[59:30] | RW<br>0x0 | The Priority queue mapping of received frames with DSCP values 10 (corresponding to TOS_Q[32:30]) through 19 (corresponding to TOS_Q[59:57]). NOTE: The initial value means that ToS does not effect queue decisions. | | 31:30 | Reserved | RO<br>0x0 | Reserved | #### Table 391: IP Differentiated Services CodePoint 2 to Priority (DSCP2, DSCP3, DSCP4, DSCP5) Offset: DSCP2 0x72428, DSCP3 0x7242C, DSCP4 0x72430, DSCP5 0x72434 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:0 | TOS_Q[89:60] | RW<br>0x0 | The Priority queue mapping of received frames with DSCP values 20 (corresponding to TOS_Q[62:60]) through 29 (corresponding to TOS_Q[89:87]). NOTE: The initial value means that ToS does not effect queue decisions. | | 31:30 | Reserved | RO<br>0x0 | Reserved | #### Table 392: IP Differentiated Services CodePoint 6 to Priority (DSCP6) Offset: 0x72438 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11:0 | TOS_Q[191:18<br>0] | RW<br>0x0 | The Priority queue mapping of received frames with DSCP values 60 (corresponding to TOS_Q[2:0]) through 63 (corresponding to TOS_Q[191:180]). NOTE: The initial value means that ToS does not effect queue decisions. | | 31:12 | Reserved | RO<br>0x0 | Reserved | #### Note The following steps for changing the value of the Port Serial Control register bits do not apply to <Force\_Link\_ Pass> bit[1], <ForceFCMode> bits[6:5], <ForceBPMode> bits[8:7], and <ForceLinkFail> bit [10]. Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell **Document Classification: Proprietary** June 25, 2007, Preliminary When changing the value of the Port Serial Control register bits, the following steps must be taken: - If the Tx DMA is enabled before, it must be disabled through its command registers. The CPU must verify that it is disabled by polling the TxQ Command register, then the CPU must poll each port's Port Status register to verify that: - There is no transmission in progress (<TxInProg> bit[7] is 0) - It's Tx FIFO is empty (<TcFIFOEmp> bit[10] is 1) - · Read the Port Serial Control register. - Disable the Serial port by writing a 0 to bit[0] (<PortEn>) of the Port Serial Control register. - Set the desired bits in the Port Serial Control register. - Enable the Serial port by writing a 1 to bit[0] (<PortEn>) of the Port Serial Control register. - Re-enable the Tx DMAs, according to their initialization sequence, as necessary. Table 393: Port Serial Control (PSC) Offset: 0x7243C | Bits | Field | Type/<br>InitVal | Description | |-------|---------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | PortEn | RW<br>0x0 | Serial Port Enable No frames will be received of transmitted while serial port is disabled. 0 = Serial Port is disabled. 1 = Serial Port is enabled. NOTE: Disabling the port should not happen during Tx DMA operation. See guidelines above this table. | | Link | | • | | | 1 | Force_Link_<br>Pass | RW<br>0x0 | Force Link status on port to Link UP state 0 = Do NOT Force Link Pass 1 = Force Link pass | | Duple | × | | | | 2 | AN_Duplex | RW<br>0x0 | Enable Auto-Negotiation for duplex mode 0 = Enable 1 = Disable NOTE: Half-Duplex mode is not supported in 1000 Mbps mode. | | 802.3 | x Flow Control and | Backpressu | ıre | | 3 | AN_FC | RW<br>0x1 | Enable Auto-Negotiation for Flow Control 0 = Enable 1 = Disable When enabled, the port can either advertise no flow control or symmetric flow-control according to the Port Serial Control Register's <pause_adv>bit. Asymmetric flow-control advertisement is not supported.</pause_adv> | Table 393: Port Serial Control (PSC) (Continued) Offset: 0x7243C | Bits | Field | Type/<br>InitVal | Description | | |-------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 4 | Pause_Adv | RW<br>0x1 | Flow control advertise 0 = Advertise no flow control. 1 = Advertise symmetric flow control support in Auto-Negotiation. The port does not modify this bit as result of the Auto-Negotiation process (unlike the Port Status Register's <enfc> bit which may be modified based on Auto-Negotiation results).</enfc> | | | 6:5 | ForceFCMode | RW<br>0x0 | The port will transmit Pause enable and disable frames depending on the CPU writing 00 and 01 values, conditioned with the flow-control operation enable as reflected in the PSR <enfc> bit being set in the following way: 00 = No Pause disable frames are sent. However, when the value of the field is changed by the CPU from 01 to 00, the port will send a single Pause enable packet (timer=0x0000) to enable the other side to transmit. 01 = When this field is set to 01 value, and Flow-control is enabled (The PSR <enfc> bit is set) then Pause disable frames (timer=0xFFFF) are retransmitted at least every 4.2 msec (1000 Mbps), 42 msec (100 Mbps), or 420 msec (10 Mbps). 10 = Reserved 11 = Reserved NOTE: Only one mode is supported for enabling flow-control. When the link falls, this field goes to disabled 0x00 and must be reprogrammed only after the link is up.</enfc></enfc> | | | 8:7 | ForceBPMode | RW<br>0x0 | When this bit is set, the port will start transmitting JAM on the line (Backpressure) in half-duplex (which is only supported in 10/100 Mbps) according to the following settings: 00 = No JAM (no backpressure) 01 = JAM is transmitted continuously, on next frame boundary. 10 = Reserved 11 = Reserved NOTE: When the link falls, this field goes to disabled 0x00 and must be reprogrammed only after the link is up. | | | 9 | Reserved | RW<br>0x1 | Reserved Must be set to 1. | | | 10 | ForceLinkFail | RW<br>0x0 | Force Link status on port to Link DOWN state 0 = Force Link Fail 1 = Do NOT Force Link Fail | | | 12:11 | Reserved | RW<br>0x0 | Reserved | | | 13 | ANSpeed | RW<br>0x0 | Enable Auto-Negotiation of interface speed in GMII mode 0 = Enable update 1 = Disable update | | Table 393: Port Serial Control (PSC) (Continued) Offset: 0x7243C | Bits | Field | Type/<br>InitVal | Description | |-------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | DTEAdvert | RW<br>0x0 | DTE advertise The value of this bit is written to bit 9.10 of the 1000BaseT PHY device after power up or detection of a link failure. | | 16:15 | Reserved | RW<br>0x0 | Reserved | | 19:17 | MRU | RW<br>0x1 | The Maximal Receive Packet Size 0 = Accept packets up to 1518 bytes in length 1 = Accept packets up to 1522 bytes in length 2 = Accept packets up to 1552 bytes in length 3 = Accept packets up to 9022 bytes in length 4 = Accept packets up to 9192 bytes in length 5 = Accept packets up to 9700 bytes in length 6-7 = Reserved NOTE: Modes 3-5 are supported only when operating in 1000 Mbps mode. Receiving 9700 byte frames is supported only during 1000 Mbps operation. Receiving frames over 2 KB during 100 Mbps operation may result in overrun/underrun in some cases. | | 20 | Reserved | RW<br>0x0 | Reserved | | 21 | Set_FullDx | RW<br>0x1 | Half/Full Duplex Mode 0 = Port works in Half Duplex mode. 1 = Port works in Full Duplex mode. NOTE: This bit is meaningless when the PSCR's <an_duplex> bit is set to enable.</an_duplex> | | 22 | SetFCEn | RW<br>0x1 | Enable receiving and transmitting of 802.3x Flow Control frames in full duplex, Or enabling of backpressure in half duplex. 0 = Disabled 1 = Enabled NOTE: This bit is meaningless when this PSCR <an_fc> is set to enable.</an_fc> | | 23 | SetGMIISpeed | RW<br>0x1 | 0 = Port works at 10/100 Mbps.<br>1 = Port works at 1000 Mbps.<br>NOTE: This bit is meaningless when <anspeed> is set to enable.</anspeed> | | 24 | SetMIISpeed | RW<br>0x1 | If Speed Auto-Negotiation is disabled ( <anspeed> = 1) and <setgmiispeed> = 0, then this bit should set the speed of the MII interface. 0 = Port works in 10 Mbps 1 = Port works in 100 Mbps NOTE: This bit is meaningless when <anspeed> is enabled.</anspeed></setgmiispeed></anspeed> | | 25 | Reserved | RW<br>0x0 | Reserved | ### Table 393: Port Serial Control (PSC) (Continued) Offset: 0x7243C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------| | 27:26 | Reserved | RW<br>0x0 | Reserved<br>Must be 0. | | 31:28 | Reserved | RO<br>0x0 | Read Only | # Table 394: VLAN Priority Tag to Priority (VPT2P) Offset: 0x72440 Bits Field Type/ Description InitVal 23:0 Priority[23:0] RW The Priority queue mapping of received frames with 802.1p priority field val-0x0 ues 0 (corresponding to Priority[2:0]) through 7 (corresponding to Priority[23:21]). NOTE: The initial value means that Priority does not effect the queue 31:24 Reserved RO Reserved 0x0 ### Table 395: Ethernet Port Status (PS) Offset: 0x72444 | Bits | Field | Type/<br>InitVal | Description | |------|----------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RO<br>Sam-<br>pled at<br>reset<br>0x0 | Reserved | | Link | | | | | 1 | LinkUp | RO<br>0x0 | The Link Status 0 = Link is down. 1 = Link is up. This bit is set forced to 1 when <force_link_ pass=""> = 1. This bit is set forced to 0 when <forcelinkfail> = 0.</forcelinkfail></force_link_> | Doc. No. MV-S400130-00 Rev. 0.5Copyright © 2007 MarvellPage 287Document Classification: ProprietaryJune 25, 2007, Preliminary Table 395: Ethernet Port Status (PS) (Continued) Offset: 0x72444 | Offset: 0x72444 | | | | |-----------------|------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bits | Field | Type/<br>InitVal | Description | | Duplex | 7 | | | | 2 | FullDx | RW Determined by Auto- Negotiation for duplex mode, if the Port Control regis- ter's <an_du plex=""> bit is enabled.</an_du> | Half-/Full-Duplex mode. 0 = Port works in Half-Duplex mode. 1 = Port works in Full-Duplex mode. This bit may change in any time when the <an_duplex> bit is set to enable. When <an_duplex> in clear (disabled), this bit is set by the management in PSCR <set_fulldx>. Read Only. NOTE: Half-Duplex is not supported in 1000 Mbps.</set_fulldx></an_duplex></an_duplex> | | 802.3x | Flow Control and | d Backpressı | ıre | | 3 | EnFC | RO | NOTE: Set by Flow_Control Auto-Negotiation if PSCR <an_fc> is enabled. Enables receiving 802.3x Flow_Control frames in full-duplex mode: 0 = Disabled 1 = Enabled If Port Control register's <an_fc>bit is enabled, then each time that Auto-Negotiation is performed on the GMII/MII/RGMII interface, the value in the <enfc> bit may change.</enfc></an_fc></an_fc> | | 4 | GMIISpeed | RO | NOTE: Determined by Auto-Negotiation for speed mode when AN_Speed is enabled. 0 = Port works in 10/100 Mbps mode. 1 = Port works in 1000 Mbps mode. If the <anspeed> bit is enabled, then each time that Auto-Negotiation is performed, the value in the <gmiispeed> field may change. When this bit is 0, the <miispeed> defines whether it is 10 Mbps or 100 Mbps. When the <anspeed> bit is disabled, this bit is set by the management in the PSCR <setgmiispeed>.</setgmiispeed></anspeed></miispeed></gmiispeed></anspeed> | | 5 | MIISpeed | RO Auto- Negotia- tion for duplex mode when AN_Spe ed is enabled. | MII Speed This field is meaningful only when <gmiispeed> = 10/100 Mbps. 0 = Port works at 10 Mbps 1 = Port works at 100 Mbps If <anspeed> is enabled, then each time that Auto-Negotiation is performed, the value in the <miispeed> may change. When <anspeed> is disabled, this bit is set by the management in PSCR <setmiispeed>.</setmiispeed></anspeed></miispeed></anspeed></gmiispeed> | # Table 395: Ethernet Port Status (PS) (Continued) Offset: 0x72444 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|------------------------------------------------------------------------------------------------| | 7 | TxInProg | RO<br>0x0 | Transmit in Progress Indicates that the port's transmitter is in an active transmission state. | | 9:8 | Reserved | RO<br>0x0 | Reserved | | 10 | TxFIFOEmp | RO<br>0x0 | Set when the port Transmit FIFO is empty. | | 31:11 | Reserved | RO<br>0x0 | Read Only. | # Table 396: Transmit Queue Command (TQC) Offset: 0x72448 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ENQ | RW<br>0x0 | Enable Queue Writing 1 enables the queue. The transmit DMA will fetch the first descriptor programmed to the FDP register for the queue and starts the transmit process. Writing 1 to the ENQ bit resets the matching DISQ bit. Writing 1 to the ENQ bit of a DMA that is already in enable state, has not effect. Writing 0 to the ENQ bit has no effect. When transmit DMA encounters queue end either by a null terminated descriptor pointer or a descriptor with a parity error or a CPU owned descriptor, The DMA will clear the ENQ bit for that queue. Thus reading these bits reports the active enable status for each queue. NOTE: The ENQ bits will be cleared on link down. After link is up, the CPU has to restart the DMA (set ENQ bits). | | 7:1 | Reserved | RW<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 289 Document Classification: Proprietary June 25, 2007, Preliminary Table 396: Transmit Queue Command (TQC) (Continued) Offset: 0x72448 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | DISQ | RW<br>0x0 | Disable Queue Writing 1 disables the queue. The transmit DMA will stop the transmit process from this queue on next packet boundary. Writing 1 to the DISQ bit resets the matching ENQ bit (when the DMA is finished with the queue and if the current active queue has been disabled). Writing 0 to the DISQ bit has no effect. When transmit DMA encounters queue end either by a null terminated descriptor pointer or by a CPU owned descriptor or by a descriptor with a parity error, the DMA will disable the queue but not set the DISQ bit for the queue, thus reading DISQ and ENQ bits discriminates between queues disables by the CPU and those stopped by DMA due to null pointer or CPU owned descriptor or parity error on descriptor. NOTE: The DISQ bits will be cleared on link down. | | 31:9 | Reserved | RO<br>0x0 | Reserved | Table 397: Maximum Transmit Unit (MTU) Offset: 0x72458 | Bits | Field | Type/<br>InitVal | Description | |------|----------|--------------------------------|--------------------------------------------| | 5:0 | Reserved | RW<br>9 KB/256 =<br>36 (=0x24) | Reserved. NOTE: Must be programmed to 0x0. | | 31:6 | Reserved | RO<br>0x0 | Reserved | Table 398: Port Interrupt Cause (IC) Offset: 0x72460 **NOTE:** Write 0 to clear interrupt bits. Writing 1 does not effect the interrupt bits. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | RxBuffer | RW<br>0x0 | Rx Buffer Return Indicates a Rx buffer returned to CPU ownership or that the port finished reception of a Rx frame in either priority queues. NOTE: To get a Rx Buffer return per priority queue, use bits[9:2]. To limit the interrupts to frame (rather than buffer) boundaries, the user should set the SDCR <rifb> bit.</rifb> | | 1 | Extend | RW<br>0x0 | Interrupt Cause Extend register (ICERx) of this port has a bit set. | Table 398: Port Interrupt Cause (IC) (Continued) Offset: 0x72460 **NOTE:** Write 0 to clear interrupt bits. Writing 1 does not effect the interrupt bits. | Bits | Field | Type/<br>InitVal | Description | |------|----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | RxBufferQueue<br>[0] | RW<br>0x0 | Rx Buffer Return in Priority Queue[0] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[0]. | | 3 | RxBufferQueue<br>[1] | RW<br>0x0 | Rx Buffer Return in Priority Queue[1] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[1]. | | 4 | RxBufferQueue<br>[2] | RW<br>0x0 | Rx Buffer Return in Priority Queue[2] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[2]. | | 5 | RxBufferQueue<br>[3] | RW<br>0x0 | Rx Buffer Return in Priority Queue[3] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[3]. | | 6 | RxBufferQueue<br>[4] | RW<br>0x0 | Rx Buffer Return in Priority Queue[4] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[4]. | | 7 | RxBufferQueue<br>[5] | RW<br>0x0 | Rx Buffer Return in Priority Queue[5] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[5]. | | 8 | RxBufferQueue<br>[6] | RW<br>0x0 | Rx Buffer Return in Priority Queue[6] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[6]. | | 9 | RxBufferQueue<br>[7] | RW<br>0x0 | Rx Buffer Return in Priority Queue[7] indicates a Rx buffer returned to CPU ownership or that the port completed reception of a Rx frame in receive priority queue[7]. | | 10 | RxError | RW<br>0x0 | Rx Resource Error indicates a Rx resource error event in either Rx priority queues. To get a Rx Resource Error Indication per priority queue, use bits[18:11]. | | 11 | RxErrorQueue[<br>0] | RW<br>0x0 | Rx Resource Error in Priority Queue[0] indicates a Rx resource error event in receive priority queue[0]. | | 12 | RxErrorQueue[<br>1] | RW<br>0x0 | Rx Resource Error in Priority Queue[1] indicates a Rx resource error event in receive priority queue[1]. | | 13 | RxErrorQueue[<br>2] | RW<br>0x0 | Rx Resource Error in Priority Queue[2] indicates a Rx resource error event in receive priority queue[2]. | | 14 | RxErrorQueue[<br>3] | RW<br>0x0 | Rx Resource Error in Priority Queue[3] indicates a Rx resource error event in receive priority queue[3]. | | 15 | RxErrorQueue[<br>4] | RW<br>0x0 | Rx Resource Error in Priority Queue[0] indicates a Rx resource error event in receive priority queue[4]. | | | | | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 291 Document Classification: Proprietary June 25, 2007, Preliminary Table 398: Port Interrupt Cause (IC) (Continued) Offset: 0x72460 **NOTE:** Write 0 to clear interrupt bits. Writing 1 does not effect the interrupt bits. | Bits | Field | Type/<br>InitVal | Description | |-------|---------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | RxErrorQueue[<br>5] | RW<br>0x0 | Rx Resource Error in Priority Queue[1] indicates a Rx resource error event in receive priority queue[5]. | | 17 | RxErrorQueue[<br>6] | RW<br>0x0 | Rx Resource Error in Priority Queue[2] indicates a Rx resource error event in receive priority queue[6]. | | 18 | RxErrorQueue[7] | RW<br>0x0 | Rx Resource Error in Priority Queue[3] indicates a Rx resource error event in receive priority queue[7]. | | 19 | TxEnd | RW<br>0x0 | Tx End indicates that the Tx DMA stopped processing the queue after a stop command (DISQ), or that it reached the end of the descriptor chain (through a null pointer or not owned descriptor). | | 30:20 | Reserved | RW<br>0x0 | Reserved | | 31 | EtherIntSum | RO<br>0x0 | Ethernet Interrupt Summary This bit is a logical OR of the (unmasked) bits[30:0] in the Interrupt Cause register of the port. | # Table 399: Port Interrupt Cause Extend (ICE) Offset: 0x72464 **NOTE:** Write 0 to clear interrupt bits. Writing 1 does not effect the interrupt bits. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | TxBuffer | RW<br>0x0 | Tx Buffer Indicates a Tx buffer returned to CPU ownership or that the port finished transmission of a Tx frame. NOTE: This bit is set upon closing any Tx descriptor which has its El bit set. In order to limit the interrupts to frame (rather than buffer) boundaries, the user should set El only in the last descriptor. | | 7:1 | Reserved | RW<br>0x0 | Reserved | | 8 | TxError | RW<br>0x0 | Tx Resource Error Indicates a Tx resource error event during packet transmission from the queue. | | 15:9 | Reserved | RW<br>0x0 | Reserved | Table 399: Port Interrupt Cause Extend (ICE) (Continued) Offset: 0x72464 **NOTE:** Write 0 to clear interrupt bits. Writing 1 does not effect the interrupt bits. | Bits | Field | Type/<br>InitVal | Description | |-------|-----------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | PhySTC | RW<br>0x0 | PHY Status Change Indicates a status change reported by the PHY connected to this port. If there is any change in the link, speed, duplex mode, or flow control capability as it is detected by the MDIO interface with the PHY, this interrupt will be set. This interrupt is set regardless of the actual changes in the status register, since Auto-Negotiation might be set to disabled on some of the parameters. | | 17 | Reserved | RO<br>0x0 | Reserved | | 18 | RxOVR | RW<br>0x0 | Rx Overrun Indicates an overrun event that occurred during reception of a packet. | | 19 | TxUdr | RW<br>0x0 | Tx Underrun Indicates an underrun event that occurred during transmission of packet from either queue. | | 20 | LinkChange | RW<br>0x0 | Link State Change This bit is set by upon a change in the link state (down->up, up->down). | | 21 | Reserved | RW<br>0x0 | Reserved | | 22 | Reserved | RW<br>0x0 | Reserved | | 23 | InternalAddr<br>Error | RW<br>0x0 | Internal Address Error is set when there is an access to an illegal offset of the internal registers. When set, the Internal Address Error register locks the address that caused the error. | | 30:24 | Reserved | RO<br>0x0 | Reserved. | | 31 | EtherIntSum | RO<br>0x0 | Ethernet Interrupt Extend Summary This bit is a logical OR of the (unmasked) bits[30:0] in the Interrupt Cause Extend register. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 293 Document Classification: Proprietary June 25, 2007, Preliminary Table 400: Port Interrupt Mask (PIM) Offset: 0x72468 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------| | 26:0 | Various | RW<br>0x0 | Mask bits for Interrupt Cause register 0 = Mask 1 = Do not mask | | 31:27 | Reserved | RO<br>0x0 | Reserved | Table 401: Port Extend Interrupt Mask (PEIM) Offset: 0x7246C | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------------------------------------| | 23:0 | Various | RW<br>0x0 | Mask bits for Port Extend Interrupt Cause register 0 = Mask 1 = Do not mask | | 31:24 | Reserved | RO<br>0x0 | Reserved | Table 402: Port Rx FIFO Urgent Threshold (PRFUT) Offset: 0x72470 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | RxUThreshold | RW<br>0x10 | Contains the Rx FIFO Threshold to start an Urgent indication. 0x0 = Disable Urgent 0x1–0x1F = Threshold for Urgent is 16–240 entries (128–1920 byte). | | 31:5 | Reserved | RO<br>0x0 | Reserved | Table 403: Port Tx FIFO Urgent Threshold (PTFUT) Offset: 0x72474 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 3:0 | Reserved | RW<br>0x0 | Must be 0. | ### Table 403: Port Tx FIFO Urgent Threshold (PTFUT) (Continued) Offset: 0x72474 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 17:4 | IPGIntTx | RW<br>0x0 | Tx frame IPG between interrupt counter and enable This field provides a way to force a delay from the last Port Interrupt Cause Extend (ICE) TxBuffer interrupt (Table 399 on page 292), from any of the queues, to the next TxBuffer interrupt, from any of the queues. The ICE bits still reflect the new interrupt, but this masking is reflected by potentially not propagating to the chip main interrupt cause register. This provides a way for interrupt coalescing on receive packet events. The time is calculated in multiples of 64 clock cycles. Valid values are 0 (no delay between packets to CPU, the counter is effectively disabled), through 0x3FFF (1,048,544 clock cycles). | | 31:18 | Reserved | RO<br>0x0 | Read Only. | Table 404: Port Rx Minimal Frame Size (PMFS) Offset: 0x7247C Bits Field Type/ Description InitVal 1:0 RO RxMFS[1:0] Read Only. 0x0 6:2 RW RxMFS[6:2] Contains the Receive Minimal Frame Size in bytes. 0x10 Valid Range of <RxMFS[6:2]> is 0xA-0x10. (RxMFS = 40,44,48,52,56,60,64 bytes)(Corresponding to 64 bytes) 31:7 Reserved RO Read Only. 0x0 ### Table 405: Port Rx Discard Frame Counter (PxDFC) Offset: 0x72484 | Bits | Field | Type/<br>InitVal | Description | |------|---------------------|------------------|----------------------------------------------------------------------------------------------------------------------------| | 31:0 | Rx<br>Discard[31:0] | RO<br>0x0 | Number of frames that were discarded because of a resource error. This register is reset every time the CPU reads from it. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 295 Document Classification: Proprietary June 25, 2007, Preliminary Table 406: Port Overrun Frame Counter (POFC) Offset: 0x72488 | E | Bits | Field | Type/<br>InitVal | Description | |---|------|---------------------|------------------|----------------------------------------------------------------------------------------------------------| | 3 | 31:0 | Rx<br>Overrun[31:0] | RO<br>0x0 | Number of frames that were received and overrun This register is reset every time the CPU reads from it. | Table 407: Port Internal Address Error (EUIAE) Offset: 0x72494 | Bits | Field | Type/<br>InitVal | Description | |------|-----------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8:0 | InternalAddress | RO<br>0x0 | Locks the relevant internal address bits (bit 12 and bits 9:2), if there is an address violation of unmapped access to the port registers. The Address is locked until the register is read. | | 31:9 | Reserved | RO<br>0x0 | Reserved | Table 408: Ethernet Current Receive Descriptor Pointers (CRDP) Offset: Q0 0x7260C, Q1 0x7261C, Q2 0x7262C, Q3 0x7263C, Q4 0x7264C, Q5 0x7265C, Q6 0x7266C, Q7 0x7267C | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------| | 31:0 | RxCDP | RW<br>0x0 | Receive Current Queue Descriptor Pointer | Table 409: Receive Queue Command (RQC) Offset: 0x72680 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | ENQ | RW<br>0x0 | Enable Queue[7:0] One bit per each queue. Writing these bits set to 1 enables the queue. The Receive DMA will fetch the first descriptor programmed to the RxCDP register for that queue and start the Receive process. Writing 1 to ENQ bit resets the matching <disq> bit. Writing 1 to ENQ bit of a DMA that is already in enable state, has not effect. Writing 0 to ENQ bit has no effect. When the receive DMA encounters a queue ended by a null terminated descriptor pointer or a descriptor with a parity error, the DMA will clear the ENQ bit for that queue. Thus reading these bits reports the active enable status for each queue. NOTE: Reaching a CPU owned descriptor, a null terminated descriptor or a descriptor that is read with a parity error in the middle of a packet will result in closing the status of the packet with a resource error condition. Reaching a CPU owned descriptor either in the middle or on start of new packet will not result in disabling the DMA, and DMA will continue to read the descriptor it is using, when a new packet arrives to this queue, until it gets ownership of it. For these cases – a not owned descriptor, a null terminated descriptor, or a parity error on descriptor – the DMA will assert the resource RxErrorQueue interrupt.</disq> | | 15:8 | DISQ | RW<br>0x0 | Disable Queue[7:0] One bit per each queue.Writing these bits set to 1 disables the queue. The transmit DMA will stop the Receive process to this queue, on the next packet boundary. Writing 1 to DISQ bit resets the matching ENQ bit after the RxDMA finished processing the queue, if the ENQ bit was used while the CPU wrote the DISQ for it. Writing 0 to DISQ bit has no effect. When transmit DMA encounters a queue ended either by a null terminated descriptor pointer or a descriptor with a parity error, the DMA will disable the queue but not set the DISQ bit for that queue, thus reading DISQ and ENQ bits discriminates between queues disables by CPU and those stopped by DMA due to a null pointer or a parity error on descriptor. | | 31:16 | Reserved | RO<br>0x0 | Read Only. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 297 Document Classification: Proprietary June 25, 2007, Preliminary Table 410: Transmit Current Served Descriptor Pointer Offset: 0x72684 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|-------------------------------------| | 31:0 | TxCDP | RO<br>0x0 | Transmit Current Descriptor Pointer | ## Table 411: Transmit Current Queue Descriptor Pointer (TCQDP) Offset: Q0 0x726C0 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|-------------------------------------------| | 31:0 | TxCDP | RW<br>0x0 | Transmit Current Queue Descriptor Pointer | ## Table 412: Transmit Queue Token-Bucket Counter (TQxTBC) Offset: Q0 0x72700, Q1 0x72710, Q2 0x72720, Q3 0x72730, Q4 0x72740, Q5 0x72750, Q6 0x72760, Q7 0x72770 **NOTE:** Transmit Queues 1–7 are reserved. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 29:0 | Reserved | RW<br>Undefined.<br>Must be<br>initialized. | Reserved NOTE: Queue 0 (offset 0x72700) must be programmed to 0x3FFFFFF. Queue 1 through 7 (offset 0x72710, 0x72720, 0x72730, 0x72740, 0x72750, 0x72760, 0x72770) must be programmed to 0x0. | | 31:30 | Reserved | RO<br>0x0 | Read only. | Table 413: Transmit Queue Token Bucket Configuration (TQxTBC) Offset: Q0 0x72704, Q1 0x72714, Q2 0x72724, Q3 0x72734, Q4 0x72744, Q5 0x72754, Q6 0x72764, Q7 0x72774 **NOTE:** Transmit Queues 1–7 are reserved. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | Reserved | RW<br>Undefined<br>Must be<br>initialized. | Reserved NOTE: Queue 0 (offset 0x72704) must be programmed to 0x3FFFFF. Queue 1 through 7 (offset 0x72714, 0x72724, 0x72734, 0x72744, 0x72754, 0x72764, 0x72774) must be programmed to 0x0. | | 31:26 | Reserved | RO<br>0x0 | Read Only | **Table 414: Transmit Queue Arbiter Configuration (TQxAC)** Offset: Q0 0x72708, Q1 0x72718, Q2 0x72728, Q3 0x72738, Q4 0x72748, Q5 0x72758, Q6 0x72768, Q7 0x72778 **NOTE:** Transmit Queues 1–7 are reserved. | Bits | Field | Type/<br>InitVal | Description | |-------|----------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | Reserved | RW<br>Undefined<br>Must be<br>initialized. | Reserved NOTE: Queue 0 (offset 0x72708) must be programmed to 0xFF. Queue 1 through 7 (offset 0x72718, 0x72728, 0x72738, 0x72748, 0x72758, 0x72768, 0x72778) must be programmed to 0x0. | | 31:25 | Reserved | RO<br>0x0 | Reserved | ### Table 415: Destination Address Filter Special Multicast Table (DFSMT) Offset: 0x 73400-0x734FC NOTE: Every register holds four entries. A total of 64 registers appear in the table in consecutive order. | Bits | Field Type/ Description | | Description | | |-------|-------------------------|-----------|-----------------------------------------------------------------------------------------------------------|--| | 0 | Pass[0] | RW<br>N/A | Determines whether to filter or accept, for pointer index 0. 0 = Reject (filter) frame 1 = Accept frame | | | 3:1 | Queue[0] | RW<br>N/A | For pointer index 0: Determines the Queue number if Pass[0]=1. | | | 4 | Reserved[0] | RW<br>N/A | Reserved Must be set to 0. | | | 7:5 | Unused[0] | RO<br>N/A | Reserved | | | 8 | Pass[1] | RW<br>N/A | Determines whether to filter or accept, for pointer index 1. 0 = Reject (filter) frame 1 = Accept frame | | | 11:9 | Queue[1] | RW<br>N/A | For pointer index 1: Determines the Queue number if Pass[1]=1. | | | 12 | Reserved[1] | RW<br>N/A | Reserved Must be set to 0. | | | 15:13 | Unused[1] | RO<br>N/A | Reserved | | | 16 | Pass[2] | RW<br>N/A | Determines whether to filter or accept, for pointer index 2. 0 = Reject (filter) frame 1 = Accept frame | | | 19:17 | Queue[2] | RW<br>N/A | For pointer index 2: Determines the Queue number if Pass[2]=1. | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 299 Document Classification: Proprietary June 25, 2007, Preliminary Table 415: Destination Address Filter Special Multicast Table (DFSMT) (Continued) Offset: 0x 73400–0x734FC **NOTE:** Every register holds four entries. A total of 64 registers appear in the table in consecutive order. | Bits | Field | Type/<br>InitVal | Description | | |-------|-------------|------------------|-----------------------------------------------------------------------------------------------------------|--| | 20 | Reserved[2] | RW<br>N/A | Reserved Must be set to 0. | | | 23:21 | Unused[2] | RO<br>N/A | Reserved | | | 24 | Pass[3] | RW<br>N/A | Determines whether to filter or accept, for pointer index 3. 0 = Reject (filter) frame 1 = Accept frame | | | 27:25 | Queue[3] | RW<br>N/A | For pointer index 0: Determines the Queue number if Pass[3]=1. | | | 28 | Reserved[3] | RW<br>N/A | Reserved Must be set to 0. | | | 31:29 | Unused[3] | RO<br>N/A | Reserved | | ## Table 416: Destination Address Filter Other Multicast Table (DFUT) Offset: 0x73500-0x735FC NOTE: Every register holds four entries. A total of 64 registers appear in this table in consecutive order. | Bits | Field | Type/<br>InitVal | Description | | |-------|-------------|------------------|-----------------------------------------------------------------------------------------------------------|--| | 0 | Pass[0] | RW<br>N/A | Determines whether to filter or accept, for pointer index 0. 0 = Reject (filter) frame 1 = Accept frame | | | 3:1 | Queue[0] | RW<br>N/A | For pointer index 0: Determines the Queue number if Pass[0]=1. | | | 4 | Reserved[0] | RW<br>N/A | Reserved Must be set to 0. | | | 7:5 | Unused[0] | RO<br>N/A | Reserved | | | 8 | Pass[1] | RW<br>N/A | Determines whether to filter or accept, for pointer index 1. 0 = Reject (filter) frame 1 = Accept frame | | | 11:9 | Queue[1] | RW<br>N/A | For pointer index 1: Determines the Queue number if Pass[1]=1. | | | 12 | Reserved[1] | RW<br>N/A | Reserved<br>Must be set to 0. | | | 15:13 | Unused[1] | RO<br>N/A | Reserved | | # Table 416: Destination Address Filter Other Multicast Table (DFUT) (Continued) Offset: 0x73500-0x735FC NOTE: Every register holds four entries. A total of 64 registers appear in this table in consecutive order. | Bits | Field | Type/<br>InitVal | Description | | |-------|-------------|------------------|-----------------------------------------------------------------------------------------------------------|--| | 16 | Pass[2] | RW<br>N/A | Determines whether to filter or accept, for pointer index 2. 0 = Reject (filter) frame 1 = Accept frame | | | 19:17 | Queue[2] | RW<br>N/A | For pointer index 2: Determines the Queue number if Pass[2]=1. | | | 20 | Reserved[2] | RW<br>N/A | Reserved Must be set to 0. | | | 23:21 | Unused[2] | RO<br>N/A | Reserved | | | 24 | Pass[3] | RW<br>N/A | Determines whether to filter or accept, for pointer index 3. 0 = Reject (filter) frame 1 = Accept frame | | | 27:25 | Queue[3] | RW<br>N/A | For pointer index 3: Determines the Queue number if Pass[3]=1. | | | 28 | Reserved[3] | RW<br>N/A | Reserved Must be set to 0. | | | 31:29 | Unused[3] | RO<br>N/A | Reserved | | ### Table 417: Destination Address Filter Unicast Table (DFUT) Offset: 0x73600-0x7360C **NOTE:** Every register holds four entries. A total of four registers appear in this table in consecutive order. | Bits | Field | Type/<br>InitVal | Description | | |------|-------------|------------------|---------------------------------------------------------------------------------------------------------------|--| | 0 | Pass[0] | RW<br>N/A | Determines whether to filter or accept, for pointer index 0.<br>0 = Reject (filter) frame<br>1 = Accept frame | | | 3:1 | Queue[0] | RW<br>N/A | For pointer index 0: Determines the Queue number if Pass[0]=1. | | | 4 | Reserved[0] | RW<br>N/A | Reserved Must be set to 0. | | | 7:5 | Unused[0] | RO<br>N/A | Reserved | | | 8 | Pass[1] | RW<br>N/A | Determines whether to filter or accept, for pointer index 1. 0 = Reject (filter) frame 1 = Accept frame | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 301 Document Classification: Proprietary June 25, 2007, Preliminary Table 417: Destination Address Filter Unicast Table (DFUT) (Continued) Offset: 0x73600-0x7360C **NOTE:** Every register holds four entries. A total of four registers appear in this table in consecutive order. | Bits | Field | Type/<br>InitVal | Description | | |-------|-------------|------------------|-----------------------------------------------------------------------------------------------------------|--| | 11:9 | Queue[1] | RW<br>N/A | For pointer index 1: Determines the Queue number if Pass[1]=1. | | | 12 | Reserved[1] | RW<br>N/A | Reserved Must be set to 0. | | | 15:13 | Unused[1] | RO<br>N/A | Reserved | | | 16 | Pass[2] | RW<br>N/A | Determines whether to filter or accept, for pointer index 2. 0 = Reject (filter) frame 1 = Accept frame | | | 19:17 | Queue[2] | RW<br>N/A | For pointer index 2: Determines the Queue number if Pass[2]=1. | | | 20 | Reserved[2] | RW<br>N/A | Reserved Must be set to 0. | | | 23:21 | Unused[2] | RO<br>N/A | Reserved | | | 24 | Pass[3] | RW<br>N/A | Determines whether to filter or accept, for pointer index 3. 0 = Reject (filter) frame 1 = Accept frame | | | 27:25 | Queue[3] | RW<br>N/A | For pointer index 3: Determines the Queue number if Pass[3]=1. | | | 28 | Reserved[3] | RW<br>N/A | Reserved Must be set to 0. | | | 31:29 | Unused[3] | RO<br>N/A | Reserved | | ## A.9.3 Port MIB Counter Register Table 418: MAC MIB Counters Offset: 0x73000-0x7307C NOTE: MIB counters are ROC (Read Only Clear). Read from MIB counter resets the value to 0. | Offset | Width | Counter Name | Description | |--------|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x0 | 64 | GoodOctetsReceived | The sum of lengths of all good Ethernet frames received—frames that are not Bad frames NOR MAC Control frames NOTE: This does <i>not</i> include 802.3x pause messages, but, does include bridge control packets like LCAP and BPDU. | | 0x8 | 32 | BadOctetsReceived | The sum of lengths of all bad Ethernet frames received | Table 418: MAC MIB Counters (Continued) Offset: 0x73000-0x7307C NOTE: MIB counters are ROC (Read Only Clear). Read from MIB counter resets the value to 0. | Offset | Width | Counter Name | Description | |--------|-------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0x10 | 32 | GoodFramesReceived | The number of Ethernet frames received that are not Bad Ethernet frames or MAC Control packets. NOTE: This does include Bridge Control packets. | | 0xC | 32 | MACTransError | The number of frames not transmitted correctly or dropped due to internal MAC transmit error, for example, underrun. | | 0x14 | 32 | BadFramesReceived | The number of bad Ethernet frames received | | 0x18 | 32 | BroadcastFramesRe-<br>ceived | The number of good frames received that had a Broadcast destination MAC address. | | 0x1C | 32 | MulticastFramesReceived | The number of good frames received that had a Multicast destination MAC address. NOTE: This does <i>not</i> include 802.3 Flow Control messages as they are considered MAC Control messages. | | 0x20 | 32 | Frames64Octets | The total number of received and transmitted, Good and Bad frames that are 64 bytes in size or are between the minimum-size (as specified in <rxmfs[6:2]> in the Port Rx Minimal Frame Size (PMFS) (Table 404 p. 295) register) and 64 bytes. NOTE: This does <i>not</i> include MAC Control frames.</rxmfs[6:2]> | | 0x24 | 32 | Frames65to127Octets | The total number of received and transmitted, Good and Bad frames that are 65 to 127 bytes in size. NOTE: This does <i>not</i> include MAC Control frames. | | 0x28 | 32 | Frames128to255Octets | The total number of received and transmitted, Good and Bad frames that are 128 to 255 bytes in size. NOTE: This does <i>not</i> include MAC Control frames. | | 0x2C | 32 | Frames256to511Octets | The total number of received and transmitted, Good and Bad frames that are 256 to 511 bytes in size. <b>NOTE:</b> This does <i>not</i> include MAC Control frames. | | 0x30 | 32 | Frames512to1023Octets | The total number of received and transmitted, Good and Bad frames that are 512 to 1023 bytes in size. NOTE: This does <i>not</i> include MAC Control frames. | | 0x34 | 32 | Frames1024toMaxOctets | The total number of received and transmitted, Good and Bad frames that are more than 1023 bytes in size and less than the MRU. NOTE: This does <i>not</i> include MAC Control frames. | | 0x38 | 64 | GoodOctetsSent | The sum of lengths of all good Ethernet frames sent from this MAC. This does not include 802.3 Flow Control frames NOR packets dropped due to excessive collision NOR packets with an Tx Error Event. | | 0x40 | 32 | GoodFramesSent | The number of Ethernet frames sent from this MAC. This does not include 802.3 Flow Control frames NOR packets dropped due to excessive collision NOR packets with an Tx Error Event. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 303 Document Classification: Proprietary June 25, 2007, Preliminary Table 418: MAC MIB Counters (Continued) Offset: 0x73000-0x7307C NOTE: MIB counters are ROC (Read Only Clear). Read from MIB counter resets the value to 0. | Offset | Width | Counter Name | Description | | |--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0x48 | 32 | MulticastFramesSent | The number of good frames sent that had a Multicast destination MAC address. NOTE: This does NOT include 802.3 Flow Control messages, as they are considered MAC Control messages, NOR does it include packets with an Tx Error Event. This counter counts frames of all sizes, including frames smaller than the Minimal Frame Size and frames larger than the MRU. | | | 0x4C | 32 | BroadcastFramesSent The number of good frames sent that had a Broadcast destinated MAC address. This does not include 802.3 Flow Control frame NOR packets dropped due to excessive collision NOR packets an Tx Error Event. NOTE: This counter counts frames of all sizes, including frame smaller than the Minimal Frame Size and frames larged than the MRU. | | | | 0x50 | 32 | UnrecogMACControl<br>Received | The number of received MAC Control frames that have an opcode different than 00-01. | | | 0x58 | 32 | GoodFCReceived | The number of good flow control messages received | | | 0x5C | 32 | BadFCReceived | The number of bad flow control frames received | | | 0x60 | 32 | Undersize | The number of undersize packets received | | | 0x64 | 32 | Fragments | The number of fragments received | | | 0x68 | 32 | Oversize | The number of oversize packets received | | | 0x6C | 32 | Jabber | The number of jabber packets received | | | 0x70 | 32 | MACRcvError | The number of Rx Error events seen by the receive side of the MAC | | | 0x74 | 32 | BadCRC | The number CRC error events | | | 0x78 | 32 | Collisions | The number of collision events seen by the MAC | | | 0x7C | 32 | Late Collision | The number of late collisions seen by the MAC | | ### Note The 802.3 Single Collision Frames and 802.3 Multiple Collision Frames are not implement. ## A.10 USB 2.0 Registers ### Note **USB 2.0 Controller Registers (0x50000–0x502FF):** refer to *ARC USB-HS OTG High-Speed Controller Core reference V 4.0.1*. The base address for the controller registers is 0x50000. The offsets remain the same as in the above document. Table 419: USB 2.0 Controller Register Map (Offsets Port0: 0x50000-0x502FF, Port1: 0xA0000-0xA02FF) | (Oliseis Polio. 0x30000–0x302FF, | FOILI. UNAUUUU-UNAUZI I ) | |-----------------------------------|------------------------------------------------| | Register | Offset | | ID | Port0: 0x50000, Port1: 0xA0000 | | HWGENERAL | Port0: 0x50004, Port1: 0xA0004 | | HWHOST | Port0: 0x50008, Port1: 0xA0008 | | HWDEVICE | Port0: 0x5000C, Port1: 0xA000C | | HWTXBUF | Port0: 0x50010, Port1: 0xA0010 | | HWRXBUF | Port0: 0x50014, Port1: 0xA0014 | | HWTTTXBUF | Port0: 0x50018, Port1: 0xA0018 | | HWTTRXBUF | Port0: 0x5001C, Port1: 0xA001C | | Reserved | Port0: 0x50020-0x500FC, Port1: 0xA0020-0xA00FC | | CAPLENGTH | Port0: 0x50100, Port1: 0xA0100 | | Reserved | Port0: 0x50101, Port1: 0xA0101 | | HCIVERSION | Port0: 0x50102, Port1: 0xA0102 | | HCSPARAMS | Port0: 0x50104, Port1: 0xA0104 | | HCCPARAMS | Port0: 0x50108, Port1: 0xA0108 | | Reserved | Port0: 0x5010C-0x5011F, Port1: 0xA010C-0xA011F | | DCIVERSION | Port0: 0x50120, Port1: 0xA0120 | | Reserved | Port0: 0x50122, Port1: 0xA0122 | | DCCPARAMS | Port0: 0x50124, Port1: 0xA0124 | | Reserved | Port0: 0x50128-0x5013C, Port1: 0xA0128-0xA013C | | USBCMD | Port0: 0x50140, Port1: 0xA0140 | | USBSTS | Port0: 0x50144, Port1: 0xA0144 | | USBINTR | Port0: 0x50148, Port1: 0xA0148 | | FRINDEX | Port0: 0x5014C, Port1: 0xA014C | | Reserved | Port0: 0x50150, Port1: 0xA0150 | | PERIODICLISTBASE / Device Addr | Port0: 0x50154, Port1: 0xA0154 | | ASYNCLISTADDR / Endpointlist Addr | Port0: 0x50158, Port1: 0xA0158 | | TTCTRL | Port0: 0x5015C, Port1: 0xA015C | | BURSTSIZE | Port0: 0x50160, Port1: 0xA0160 | | TXFILLTUNING | Port0: 0x50164, Port1: 0xA0164 | | | | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 305 Document Classification: Proprietary June 25, 2007, Preliminary Table 419: USB 2.0 Controller Register Map (Offsets Port0: 0x50000–0x502FF, Port1: 0xA0000–0xA02FF) (Continued) | Register | Offset | |----------------|------------------------------------------------| | TXTTFILLTUNING | Port0: 0x50168, Port1: 0xA0168 | | N/A | Port0: 0x5016C, Port1: 0xA016C | | N/A | Port0: 0x50170-0x5017C, Port1: 0xA0170-0xA017C | | CONFIGFLAG | Port0: 0x50180, Port1: 0xA0180 | | PORTSC1 | Port0: 0x50184, Port1: 0xA0184 | | OTGSC | Port0: 0x501A4, Port1: 0xA01A4 | | USBMODE | Port0: 0x501A8, Port1: 0xA01A8 | | ENPDTSETUPSTAT | Port0: 0x501AC, Port1: 0xA01AC | | ENDPTPRIME | Port0: 0x501B0, Port1: 0xA01B0 | | ENDPTFLUSH | Port0: 0x501B4, Port1: 0xA01B4 | | ENDPTSTATUS | Port0: 0x501B8, Port1: 0xA01B8 | | ENDPTCOMPLETE | Port0: 0x501BC, Port1: 0xA01BC | | ENDPTCTRL0 | Port0: 0x501C0, Port1: 0xA01C0 | | ENDPTCTRL1 | Port0: 0x501C4, Port1: 0xA01C4 | | ENDPTCTRL2 | Port0: 0x501C8, Port1: 0xA01C8 | | ENDPTCTRL3 | Port0: 0x501CC, Port1: 0xA01CC | Table 420: USB 2.0 Bridge Register Map (Port0: 0x50300-0x503FF, Port1: 0xA0300-0xA03FF) | Register | Offset | Page | | | | |-----------------------------------------|-----------------------------------|-------------------|--|--|--| | Bridge Control And Status Registers | | | | | | | USB 2.0 Bridge Control Register | Port0: 0x50300,<br>Port1: 0xA0300 | Table 422, p. 307 | | | | | Bridge Interrupt and Error Registers | | | | | | | USB 2.0 Bridge Interrupt Cause Register | Port0: 0x50310,<br>Port1: 0xA0310 | Table 423, p. 307 | | | | | USB 2.0 Bridge Interrupt Mask Register | Port0: 0x50314,<br>Port1: 0xA0314 | Table 424, p. 308 | | | | | USB 2.0 Bridge Error Address Register | Port0: 0x5031C,<br>Port1: 0xA031C | Table 425, p. 308 | | | | | Bridge Address Decoding Registers | | | | | | | USB 2.0 Window0 Control Register | Port0: 0x50320,<br>Port1: 0xA0320 | Table 426, p. 309 | | | | | USB 2.0 Window0 Base Register | Port0: 0x50324,<br>Port1: 0xA0324 | Table 427, p. 309 | | | | | USB 2.0 Window1 Control Register | Port0: 0x50330,<br>Port1: 0xA0330 | Table 428, p. 309 | | | | | USB 2.0 Window1 Base Register | Port0: 0x50334,<br>Port1: 0xA0334 | Table 429, p. 310 | | | | ### Table 420: USB 2.0 Bridge Register Map (Continued) (Port0: 0x50300-0x503FF, Port1: 0xA0300-0xA03FF) | Register | Offset | Page | |----------------------------------|-----------------------------------|-------------------| | USB 2.0 Window2 Control Register | Port0: 0x50340,<br>Port1: 0xA0340 | Table 430, p. 310 | | USB 2.0 Window2 Base Register | Port0: 0x50344,<br>Port1: 0xA0344 | Table 431, p. 311 | | USB 2.0 Window3 Control Register | Port0: 0x50350,<br>Port1: 0xA0350 | Table 432, p. 311 | | USB 2.0 Window3 Base Register | Port0: 0x50354,<br>Port1: 0xA0354 | Table 433, p. 311 | ### Table 421: USB 2.0 PHY Register Map (Port0: 0x50400, Port1: 0xA0300) | Register | Offset | Page | |--------------------------------|-----------------------------------|-------------------| | USB 2.0 Power Control Register | Port0: 0x50400,<br>Port1: 0xA0400 | Table 434, p. 312 | #### A.10.1 **USB 2.0 Bridge Control and Status Registers** Table 422: USB 2.0 Bridge Control Register Offset: Port0: 0x50300, Port1: 0xA0300 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 3:0 | Reserved | RO<br>0x0 | Reserved | | 7:4 | Reserved | RW<br>0x0 | Reserved | | 31:8 | Reserved | RES<br>0x0 | Reserved | ### A.10.2 **USB 2.0 Bridge Interrupt and Error Registers** Table 423: USB 2.0 Bridge Interrupt Cause Register<sup>1</sup> Offset: Port0: 0x50310, Port1: 0xA0310 | Bit | Field | Type/<br>InitVal | Description | |-----|------------|------------------|--------------------------------------------------------------| | 0 | AddrDecErr | RWC<br>0x0 | Address Decoding Error Asserted upon address decoding error. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 307 **Document Classification: Proprietary** June 25, 2007, Preliminary Table 423: USB 2.0 Bridge Interrupt Cause Register<sup>1</sup> (Continued) Offset: Port0: 0x50310, Port1: 0xA0310 | Bit | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 3:1 | Reserved | RWC<br>0x0 | Reserved | | 31:4 | Reserved | RO<br>0x0 | Reserved | <sup>1.</sup> All cause bits are clear only. They are set to '1' upon an interrupt event and cleared when the software writes a value of 0. Writing 1 has no affect. Table 424: USB 2.0 Bridge Interrupt Mask Register Offset: Port0: 0x50314, Port1: 0xA0314 | Bit | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------| | 0 | Mask | RW<br>0x0 | If set to 1, the related interrupt is enabled. | | 3:1 | Reserved | RW<br>0x0 | Reserved | | 31:4 | Reserved | RES<br>0x0 | Reserved | Table 425: USB 2.0 Bridge Error Address Register Offset: Port0: 0x5031C, Port1: 0xA031C | Bit | Field | Type/<br>InitVal | Description | |------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ErrAddr | RO<br>0x0 | Error Address Latched upon any of the address decoding errors (address miss, multiple hit). Once the address is latched, no new address is latched until SW reads it (Read access to USB 2.0 Bridge Error Address Register). | ### **USB 2.0 Bridge Address Decoding Registers** A.10.3 Table 426: USB 2.0 Window0 Control Register Offset: Port0: 0x50320, Port1: 0xA0320 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x0 | Window0 Enable 0x0 = Window is disabled. 0x1 = Window is enabled. | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the target interface associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 15:8 | Attr | RW<br>0x0 | Specifies the target interface attributes associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 31:16 | Size | RW<br>0x0 | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window (e.g. a value of 0x00FF specifies 256x64k = 16 MB). | Table 427: USB 2.0 Window0 Base Register Offset: Port0: 0x50324, Port1: 0xA0324 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0 | Base Address Used with the size field to set the address window size and location. Corresponds to transaction address[31:16] | Table 428: USB 2.0 Window1 Control Register Offset: Port0: 0x50330, Port1: 0xA0330 | Bits | Field | Type/<br>InitVal | Function | |------|----------|------------------|---------------------------------------------------------------------| | 0 | win_en | RW<br>0x0 | Window0 Enable 0x0 = Window is disabled. 0x1 = Window is enabled. | | 3:1 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 309 June 25, 2007, Preliminary Document Classification: Proprietary Table 428: USB 2.0 Window1 Control Register (Continued) Offset: Port0: 0x50330, Port1: 0xA0330 | Bits | Field | Type/<br>InitVal | Function | |-------|--------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | Target | RW<br>0x0 | Specifies the target interface associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 15:8 | Attr | RW<br>0x0 | Specifies the target interface attributes associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 31:16 | Size | RW<br>0x0 | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window (e.g. a value of 0x00FF specifies 256x64k = 16 MB). | Table 429: USB 2.0 Window1 Base Register Offset: Port0: 0x50334, Port1: 0xA0334 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0 | Base Address Used with the size field to set the address window size and location. Corresponds to transaction address[31:16] | Table 430: USB 2.0 Window2 Control Register Offset: Port0: 0x50340, Port1: 0xA0340 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW<br>0x0 | Window0 Enable 0x0 = Window is disabled. 0x1 = Window is enabled. | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the target interface associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 15:8 | Attr | RW<br>0x0 | Specifies the target interface attributes associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 31:16 | Size | RW<br>0x0 | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window (e.g. a value of 0x00FF specifies 256x64k = 16 MB). | Table 431: USB 2.0 Window2 Base Register Offset: Port0: 0x50344, Port1: 0xA0344 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0 | Base Address Used with the size field to set the address window size and location. Corresponds to transaction address[31:16] | Table 432: USB 2.0 Window3 Control Register Offset: Port0: 0x50350, Port1: 0xA0350 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | win_en | RW Window0 Enable 0x0 0 = Window is disabled. 1 = Window is enabled. | | | 3:1 | Reserved | RES<br>0x0 | Reserved | | 7:4 | Target | RW<br>0x0 | Specifies the target interface associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 15:8 | Attr | RW<br>0x0 | Specifies the target interface attributes associated with this window. See Section 2.10 "Default Address Map" on page 14. | | 31:16 | Size | RW<br>0x0 | Window Size Used with the Base register to set the address window size and location. Must be programmed from LSB to MSB as sequence of 1's followed by sequence of 0's. The number of 1's specifies the size of the window (e.g. a value of 0x00ff specifies 256x64k = 16 MB). | Table 433: USB 2.0 Window3 Base Register Offset: Port0: 0x50354, Port1: 0xA0354 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RES<br>0x0 | Reserved | | 31:16 | Base | RW<br>0x0 | Base Address Used with the size field to set the address window size and location. Corresponds to transaction address[31:16] | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 311 Document Classification: Proprietary June 25, 2007, Preliminary ## A.10.4 USB 2.0 PHY Registers Table 434: USB 2.0 Power Control Register Offset: Port0: 0x50400, Port1: 0xA0400 | Bits | Field | Type/<br>InitVal | Function | |-------|-----------------------|------------------|-------------------------------------------------------------------------------------------------| | 0 | Pu | RW<br>0x1 | Input Power Up | | 1 | PuPII | RW<br>0x1 | Input Power Up PLL | | 2 | SUSPENDM | RW<br>0x1 | Input SUSPENDM | | 3 | VBUS_PWR_<br>FAULT | RW<br>0x0 | Vbus Power Fault Connect to the Core, not to the PHY. | | 4 | PWRCTL_<br>WAKEUP | RW<br>0x0 | USB Power Control Wake Up<br>Connect to the Core, not to the PHY. | | 5 | PuRef | RW<br>0x1 | Power Up Reference Connect to ana_grp. | | 7:6 | BG_VSEL | RW<br>0x1 | BG VSEL Connect to ana_grp. | | 8 | REG_ARC_DP<br>DM_MODE | RW<br>0x1 | 0 = Use register programmed pulldown. 1 = Use dp_pulldown and dm_pulldown from controller core. | | 9 | REG_DP_PULL<br>DOWN | RW<br>0x0 | Register DP Pull 0 = No DP pulldown 1 = Pull down DP. | | 10 | REG_DM_PUL<br>LDOWN | RW<br>0x0 | Register DM Pull 0 = No DM pulldown. 1 = Pull down DM. | | 22:11 | Reserved | RW<br>0x0 | Reserved | | 23 | utmi_sessend | RW<br>0x0 | UTMI Session End | | 24 | utmi_vbus_valid | RW<br>0x1 | UTMI Vbus Valid | | 25 | utmi_avalid | RW<br>0x1 | UTMI A Valid | | 26 | utmi_bvalid | RW<br>0x1 | UTMI B Valid | | 27 | TX_BIT_STUFF | RW<br>0x1 | Transmit Bit Stuff | Table 434: USB 2.0 Power Control Register (Continued) Offset: Port0: 0x50400, Port1: 0xA0400 | Bits | Field | Type/<br>InitVal | Function | |-------|----------|------------------|----------| | 31:28 | Reserved | RW<br>0x1F | Reserved | # A.11 Cryptographic Engine and Security Accelerator Registers Table 435: Cryptographic Engine and Security Accelerator Register Map | Register | Offset | Table, Page | |-----------------------------------------------|----------|-------------------| | DES Engine Registers | • | • | | DES Data Out Low Register | 0x9DD78 | Table 436, p. 316 | | DES Data Out High Register | 0x9DD7C | Table 437, p. 316 | | DES Data Buffer Low Register | 0x9DD70 | Table 438, p. 316 | | DES Data Buffer High Register | 0x9DD74 | Table 439, p. 316 | | DES Initial Value Low Register | 0x9DD40 | Table 440, p. 316 | | DES Initial Value High Register | 0x9DD44 | Table 441, p. 317 | | DES Key0 Low Register | 0x9DD48 | Table 442, p. 317 | | DES Key0 High Register | 0x9DD4C | Table 443, p. 317 | | DES Key1 Low Register | 0x9DD50 | Table 444, p. 317 | | DES Key1 High Register | 0x9DD54 | Table 445, p. 317 | | DES Key2 Low Register | 0x9DD60 | Table 446, p. 318 | | DES Key2 High Register | 0x9DD64 | Table 447, p. 318 | | DES Command Register | 0x9DD58 | Table 448, p. 318 | | SHA-1 and MD5 Interface Registers | | • | | SHA-1/MD5 Data In Register | 0x9DD38 | Table 449, p. 319 | | SHA-1/MD5 Bit Count Low Register | 0x9DD20 | Table 450, p. 319 | | SHA-1/MD5 Bit Count High Register | 0x9DD24 | Table 451, p. 319 | | SHA-1/MD5 Initial Value/Digest A Register | 0x9DD00 | Table 452, p. 320 | | SHA-1/MD5 Initial Value/Digest B Register | 0x9DD04 | Table 453, p. 320 | | SHA-1/MD5 Initial Value/Digest C Register | 0x9DD08 | Table 454, p. 320 | | SHA-1/MD5 Initial Value/Digest D Register | 0x9DD0C | Table 455, p. 320 | | SHA-1 Initial Value/Digest E Register | 0x9DD10 | Table 456, p. 320 | | SHA-1/MD5 Authentication Command Register | 0x9DD18 | Table 457, p. 321 | | AES Encryption Interface Registers | <u> </u> | | | AES Encryption Data In/Out Column 3 Register | 0x9DDA0 | Table 458, p. 322 | | AES Encryption Data In/Out Column 2 Register | 0x9DDA4 | Table 459, p. 322 | | AES Encryption Data In/Out Column 1 Register | 0x9DDA8 | Table 460, p. 323 | | AES Encryption Data In/Out Column 0 RegisterA | 0x9DDAC | Table 461, p. 323 | | AES Encryption Key Column 3 Register | 0x9DD90 | Table 462, p. 323 | | AES Encryption Key Column 2 Register | 0x9DD94 | Table 463, p. 323 | | AES Encryption Key Column 1 Register | 0x9DD98 | Table 464, p. 324 | | AES Encryption Key Column 0 Register | 0x9DD9C | Table 465, p. 324 | | AES Encryption Key Column 7 Register | 0x9DD80 | Table 466, p. 324 | Table 435: Cryptographic Engine and Security Accelerator Register Map (Continued) | Desistes | 055-04 | Table Bare | |------------------------------------------------------------------------------|---------|-------------------| | Register | Offset | Table, Page | | AES Encryption Key Column 6 Register | 0x9DD84 | Table 467, p. 324 | | AES Encryption Key Column 5 Register | 0x9DD88 | Table 468, p. 325 | | AES Encryption Key Column 4 Register | 0x9DD8C | Table 469, p. 325 | | AES Encryption Command Register | 0x9DDB0 | Table 470, p. 325 | | AES Decryption Interface Registers | | | | AES Decryption Data In/Out Column 3 Register | 0x9DDE0 | Table 471, p. 326 | | AES Decryption Data In/Out Column 2 Register | 0x9DDE4 | Table 472, p. 326 | | AES Decryption Data In/Out Column 1 Register | 0x9DDE8 | Table 473, p. 326 | | AES Decryption Data In/Out Column 0 Register | 0x9DDEC | Table 474, p. 326 | | AES Decryption Key Column 3 Register | 0x9DDD0 | Table 475, p. 327 | | AES Decryption Key Column 2 Register | 0x9DDD4 | Table 476, p. 327 | | AES Decryption Key Column 1 Register | 0x9DDD8 | Table 477, p. 327 | | AES Decryption Key Column 0 Register | 0x9DDDC | Table 478, p. 327 | | AES Decryption Key Column 7 Register | 0x9DDC0 | Table 479, p. 328 | | AES Decryption Key Column 6 Register | 0x9DDC4 | Table 480, p. 328 | | AES Decryption Key Column 5 Register | 0x9DDC8 | Table 481, p. 328 | | AES Decryption Key Column 4 Register | 0x9DDCC | Table 482, p. 328 | | AES Decryption Command Register | 0x9DDF0 | Table 483, p. 329 | | Security Accelerator Registers | | • | | Security Accelerator Command Register | 0x9DE00 | Table 484, p. 329 | | Security Accelerator Descriptor Pointer Session 0 Register | 0x9DE04 | Table 485, p. 330 | | Security Accelerator Descriptor Pointer Session 1 Register | 0x9DE14 | Table 486, p. 330 | | Security Accelerator Configuration Register | 0x9DE08 | Table 487, p. 331 | | Security Accelerator Status Register | 0x9DE0C | Table 488, p. 331 | | Interrupt Cause Registers | | | | Cryptographic Engines and Security Accelerator Inter-<br>rupt Cause Register | 0x9DE20 | Table 489, p. 332 | | Cryptographic Engines and Security Accelerator Interrupt Mask Register | 0x9DE24 | Table 490, p. 334 | | | • | | Document Classification: Proprietary ## A.11.1 DES Engine Registers ## Table 436: DES Data Out Low Register Offset: 0x9DD78 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------| | 31:0 | DataOutLo | | When the DES (or the Triple DES) completes the calculation, this field will contains the low bits of the DES result. | ### Table 437: DES Data Out High Register Offset: 0x9DD7C | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------| | 31:0 | DataOutHi | | When the DES (or the Triple DES) completes the calculation, this field will contains the high bits of the DES result. | ### Table 438: DES Data Buffer Low Register Offset: 0x9DD70 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|--------------------------------------------------------------------------------------| | 31:0 | DataBufLo | WO<br>0x0 | The host writes data blocks of low words to be encrypted/decrypted to this register. | ## Table 439: DES Data Buffer High Register Offset: 0x9DD74 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|---------------------------------------------------------------------------------------| | 31:0 | DataBufHi | WO<br>0x0 | The host writes data blocks of high words to be encrypted/decrypted to this register. | ### Table 440: DES Initial Value Low Register Offset: 0x9DD40 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|---------------------------------------------------------------------------------------------| | 31:0 | DESIVLo | | Contains low bits of the Initial Value in CBC mode. (This register is ignored in ECB mode.) | Table 441: DES Initial Value High Register Offset: 0x9DD44 | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|----------------------------------------------------------------------------------------------| | 31:0 | DESIVHi | | Contains high bits of the Initial Value in CBC mode. (This register is ignored in ECB mode.) | Table 442: DES Key0 Low Register Offset: 0x9DD48 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|----------------------------------------------------------------------------------| | 31:0 | DESKey0Lo | RW<br>0x0 | Contains the low bits of the DES key or of the first key of the Triple DES keys. | Table 443: DES Key0 High Register Offset: 0x9DD4C | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-----------------------------------------------------------------------------------| | 31:0 | DESKey0Hi | RW<br>0x0 | Contains the high bits of the DES key or of the first key of the Triple DES keys. | Table 444: DES Key1 Low Register Offset: 0x9DD50 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|---------------------------------------------------------------------------------------------------------| | 31:0 | DESKey1Lo | | Contains the low bits of the second key of the Triple DES keys. (This register is ignored in DES mode.) | Table 445: DES Key1 High Register Offset: 0x9DD54 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|----------------------------------------------------------------------------------------------------------| | 31:0 | DESKey1Hi | | Contains the high bits of the second key of the Triple DES keys. (This register is ignored in DES mode.) | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 317 Document Classification: Proprietary June 25, 2007, Preliminary # Table 446: DES Key2 Low Register Offset: 0x9DD60 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|--------------------------------------------------------------------------------------------------------| | 31:0 | DESKey2Lo | | Contains the low bits of the third key of the Triple DES keys. (This register is ignored in DES mode.) | # Table 447: DES Key2 High Register Offset: 0x9DD64 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|---------------------------------------------------------------------------------------------------------| | 31:0 | DESKey2Hi | | Contains the high bits of the third key of the Triple DES keys. (This register is ignored in DES mode.) | ### Table 448: DES Command Register Offset: 0x9DD58 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|-------------------------------------------------------------------------------------------------------------| | 0 | Direction | RW<br>0x0 | This bit controls the direction of the operation: encryption or decryption. 0 = Encryption 1 = Decryption | | 1 | Algorithm | RW<br>0x0 | This bit controls whether the DES or Triple DES algorithm is used. 0 = DES 1= Triple DES (3DES) | | 2 | TripleDESMode | RW<br>0x0 | This bit controls the Triple DES encryption/decryption mode. 0 = EEE 1 = EDE | | 3 | DESMode | RW<br>0x0 | This bit controls the DEC encryption/decryption mode. 0 = ECB 1 = CBC | | 4 | DataByteSwap | RW<br>0x0 | This bit controls whether data byte swap is activated on input. 0 = No byte swap 1 = Byte swap | | 5 | Reserved | RES<br>0x0 | Reserved | | 6 | IVByteSwap | RW<br>0x0 | This bit controls whether initial value byte swap is activated. 0 = No byte swap 1 = Byte swap | | 7 | Reserved | RES<br>0x0 | Reserved | Table 448: DES Command Register (Continued) Offset: 0x9DD58 | Bits | Field | Type/<br>InitVal | Description | |------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | OutByteSwap | RES<br>0x0 | This bit controls whether byte swap is activated for output. 0 = No byte swap 1 = Byte swap | | 28:9 | Reserved | RES<br>0x0 | Reserved | | 29 | WriteAllow | RW<br>0x1 | This bit indicates that the host can write data to the engine. 0 = Write not allowed. 1 = Write allowed. | | 30 | AllTermination | RW<br>0x1 | This bit indicates to the host that the encryption calculation has been completed and that the encryption parameters may be updated and data may be written. | | 31 | Termination | RO<br>0x1 | This bit is set by the engine to indicate completion of a DES calculation process. Any write to the encryption engine will clear this bit. | ## A.11.2 SHA-1 and MD5 Interface Registers Table 449: SHA-1/MD5 Data In Register Offset: 0x9DD38 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | DataIn | 0x0 | Words of the 512-bit hash block should be written to this register. With each write, the data in this field is pushed into the authentication engine's 16-word FIFO. | Table 450: SHA-1/MD5 Bit Count Low Register Offset: 0x9DD20 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------| | 31:0 | BitCntLo | | Fourteenth word of data in the array This register is accessed only when automatic padding is needed. | Table 451: SHA-1/MD5 Bit Count High Register Offset: 0x9DD24 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------| | 31:0 | BitCntHi | | Fifteenth word of data in the array This register is accessed only when automatic padding is needed. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 319 Document Classification: Proprietary June 25, 2007, Preliminary Table 452: SHA-1/MD5 Initial Value/Digest A Register Offset: 0x9DD00 | Bits | Field | Type/InitVal | Description | |------|--------|--------------|--------------------------------------------------------------------------------------------------------| | 31:0 | IVDigA | | IV A contains the first word of the Initial Value, and Digest A contains the first word of the digest. | ## Table 453: SHA-1/MD5 Initial Value/Digest B Register Offset: 0x9DD04 | Bits | Field | Type/InitVal | Description | |------|--------|--------------|----------------------------------------------------------------------------------------------------------| | 31:0 | IVDigB | | IV B contains the second word of the Initial Value, and Digest B contains the second word of the digest. | ## Table 454: SHA-1/MD5 Initial Value/Digest C Register Offset: 0x9DD08 | Bits | Field | Type/InitVal | Description | |------|--------|--------------|--------------------------------------------------------------------------------------------------------| | 31:0 | IVDigC | | IV C contains the third word of the Initial Value, and Digest C contains the third word of the digest. | ### Table 455: SHA-1/MD5 Initial Value/Digest D Register Offset: 0x9DD0C | Bits | Field | Type/InitVal | Description | |------|--------|--------------|----------------------------------------------------------------------------------------------------------| | 31:0 | IVDigD | | IV D contains the fourth word of the Initial Value, and Digest D contains the fourth word of the digest. | Table 456: SHA-1 Initial Value/Digest E Register Offset: 0x9DD10 | Bits | Field | Type/InitVal | Description | |------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | IVDigE | 0xC3D2E1F0 | IV E contains the fifth word of the Initial Value, and Digest E contains the fifth word of the digest. NOTE: This register is only used in SHA-1 since SHA mode requires a 5-word initial value to produce the 5-word SHA signature. | Page 320 Table 457: SHA-1/MD5 Authentication Command Register Offset: 0x9DD18 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Algorithm | RW<br>0x0 | This bit controls the mode of operation: SHA-1 or MD5. 0 = MD5 1 = SHA1 These are two different algorithms for calculating the authentication signature. They are described in the references. • SHA calculation takes 85 clock cycles; where MD5 takes 65 clock cycles. • SHA mode results in a 5-word signature (and a 5-word initial value is required) where MD5 results in a 4-word signature (and a 4-word initial value is required). • The MD5 is byte swapped compared to the SHA. • These algorithms differ in their complexity and security levels, and it is left to the user to choose the algorithm. | | 1 | Mode | RW<br>0x0 | This bit controls whether the initial value is used or the operation continues from the last value. 0 = Use initial value 1 = Continue from the last value Both SHA and MD5 algorithms do a computational process on 'chunks' of 512 bits where the last 64 bits in the last chunk are reserved for packet size. When a packet length is less then 448 bits, the host must add one bit of 1 to the end of the packet and pad it to 448-bit size with zeros. Then, the host adds a double word (64 bits) that contains the length. After that the "chunk" is ready for processing by the engine. Packets may be of arbitrary length (up to 2^64 bits). They are broken into 512-bit chunks. The last chunk of the packet is padded to 448 bits as described above, and 64 bits representing packet length are added to make a 512-bit block. Prior to writing the first chunk of a packet, the host must select the Initial mode (0) in the command register. After the first chunk is processed, all the proceeding chunks of the packet must be processed using Continue mode (1). In Initial mode the engine starts processing the data block using the initial values of the algorithm. In Continue mode the results of the previous calculation are used. The user may want to share the engine for multiple packet signature calculations. That is done by calculating a chunk or chunks of a specific packet, reading the intermediate digest, and saving the digest in a memory. Then it is possible to start to process another packet. To continue processing the first packet, the host must write the intermediate digest that was saved in the memory, to the initial values registers and continue packet processing in Continue mode. NOTE: When the host wants to use initial values other than the ones defined by the algorithm, Continue mode <i>must</i> be selected. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 321 Document Classification: Proprietary June 25, 2007, Preliminary Table 457: SHA-1/MD5 Authentication Command Register (Continued) Offset: 0x9DD18 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | DataByteSwap | RW<br>0x0 | This bit controls whether data-byte swap is activated. 0 = No byte swap (data to engine W0W15 — 0x01234567) 1 = Byte swap (data to engine W0W15 — 0x67452301) Packet data written to the engine, can be used as is or swapped by the engine before processing. The main purpose of this field is for processing different notations of packet data—data may be annotated as Big Endian or Little Endian. | | 3 | Reserved | RES<br>0x0 | Reserved | | 4 | IVByteSwap | RW<br>0x0 | This bit controls whether initial value byte swap is activated. 0 = No byte swap 1 = Byte swap This is the same as the data swap, but only for initial values written to the IV/ Digest registers. | | 30:5 | Reserved | RES<br>0x0 | Reserved | | 31 | Termination | RO<br>0x1 | This bit is set by the engine to indicate completion of a hash calculation process. Any write to the Authentication engine will clear this bit. | ## A.11.3 AES Encryption Interface Registers Table 458: AES Encryption Data In/Out Column 3 Register Offset: 0x9DDA0 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncDatCol3 | NA | At first this field contains Column 3 of the input data block to be encrypted. When the AES completes the calculation, this field will contain the Column 3 of the AES result. | Table 459: AES Encryption Data In/Out Column 2 Register Offset: 0x9DDA4 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncDatCol2 | NA | At first this field contains Column 2 of the input data block to be encrypted. When the AES completes the calculation, this field will contain the Column 2 of the AES result. | Table 460: AES Encryption Data In/Out Column 1 Register Offset: 0x9DDA8 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncDatCol1 | NA | At first this field contains Column 1 of the input data block to be encrypted. When the AES completes the calculation, this field will contain the Column 1 of the AES result. | Table 461: AES Encryption Data In/Out Column 0 Register Offset: 0x9DDAC | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncDatCol0 | NA | At first this field contains Column 0 of the input data block to be encrypted. When the AES completes the calculation, this field will contain the Column 0 of the AES result. | Table 462: AES Encryption Key Column 3 Register Offset: 0x9DD90 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol3 | | Contains Column 3 of the AES encryption key or Column 3 of the decryption key when AES Key Read Mode is set. | Table 463: AES Encryption Key Column 2 Register Offset: 0x9DD94 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol2 | | Contains Column 2 of the AES encryption key or Column 2 of the decryption key when AES Key Read Mode is set. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 323 Document Classification: Proprietary June 25, 2007, Preliminary Table 464: AES Encryption Key Column 1 Register Offset: 0x9DD98 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol1 | | Contains Column 1 of the AES encryption key or Column 1 of the decryption key when AES Key Read Mode is set. | ### Table 465: AES Encryption Key Column 0 Register Offset: 0x9DD9C | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol0 | | Contains Column 0 of the AES encryption key or Column 0 of the decryption key when AES Key Read Mode is set. | # Table 466: AES Encryption Key Column 7 Register Offset: 0x9DD80 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol7 | | Contains Column 7 of the AES encryption key or Column 7 of the decryption key when AES Key Read Mode is set. | ## Table 467: AES Encryption Key Column 6 Register Offset: 0x9DD84 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | | | Contains Column 6 of the AES encryption key or Column 6 of the decryption key when AES Key Read Mode is set. | Table 468: AES Encryption Key Column 5 Register Offset: 0x9DD88 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol5 | | Contains Column 5 of the AES encryption key or Column 5 of the decryption key when AES Key Read Mode is set. | Table 469: AES Encryption Key Column 4 Register Offset: 0x9DD8C | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------| | 31:0 | AesEncKeyCol4 | | Contains Column 4 of the AES encryption key or Column 4 of the decryption key when AES Key Read Mode is set. | Table 470: AES Encryption Command Register Offset: 0x9DDB0 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | AesEncKeyMode | RW<br>0x0 | This field specifies the AES128 key size used. 00 = 128-bit key 01 = 192-bit key 10 = 256-bit key 11 = Reserved | | 3:2 | Reserved | RES<br>0x0 | Reserved | | 4 | DataByteSwap | RW<br>0x0 | This bit controls whether data byte swap is activated on input. 0 = No byte swap 1 = Byte swap | | 7:5 | Reserved | RES<br>0x0 | Reserved | | 8 | OutByteSwap | RW<br>0x0 | This bit controls whether byte swap is activated for output. 0 = No byte swap 1 = Byte swap | | 30:9 | Reserved | RES<br>0x0 | Reserved | | 31 | Termination | RO<br>0x1 | This bit is set by the engine to indicate completion of a AES calculation process. Any write to the encryption engine will clear this bit. | ## A.11.4 AES Decryption Interface Registers Table 471: AES Decryption Data In/Out Column 3 Register Offset: 0x9DDE0 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesDecDatCol3 | NA | At first this field contains Column 3 of the input data block to be decrypted. When the AES completes the calculation, this field will contain the Column 3 of the AES result. | Table 472: AES Decryption Data In/Out Column 2 Register Offset: 0x9DDE4 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesDecDatCol2 | NA | At first this field contains Column 2 of the input data block to be decrypted. When the AES completes the calculation, this field will contain the Column 2 of the AES result. | Table 473: AES Decryption Data In/Out Column 1 Register Offset: 0x9DDE8 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesDecDatCol1 | NA | At first this field contains Column 1 of the input data block to be decrypted. When the AES completes the calculation, this field will contain the Column 1 of the AES result. | Table 474: AES Decryption Data In/Out Column 0 Register Offset: 0x9DDEC | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | AesDecDatCol0 | NA | At first this field contains column 0 of the input data block to be decrypted. When the AES completes the calculation, this field will contain the Column 0 of the AES result. | # Table 475: AES Decryption Key Column 3 Register Offset: 0x9DDD0 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol3 | RW<br>0x0 | Contains Column 3 of the AES decryption key | # Table 476: AES Decryption Key Column 2 Register Offset: 0x9DDD4 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol2 | RW<br>0x0 | Contains Column 2 of the AES decryption key | # Table 477: AES Decryption Key Column 1 Register Offset: 0x9DDD8 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol1 | RW<br>0x0 | Contains Column 1 of the AES decryption key | # Table 478: AES Decryption Key Column 0 Register Offset: 0x9DDDC | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol0 | RW<br>0x0 | Contains Column 0 of the AES decryption key | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 327 Document Classification: Proprietary June 25, 2007, Preliminary Table 479: AES Decryption Key Column 7 Register Offset: 0x9DDC0 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol7 | RW<br>0x0 | Contains Column 7 of the AES decryption key | # Table 480: AES Decryption Key Column 6 Register Offset: 0x9DDC4 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol6 | RW<br>0x0 | Contains Column 6 of the AES decryption key | # Table 481: AES Decryption Key Column 5 Register Offset: 0x9DDC8 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol5 | RW<br>0x0 | Contains Column 5 of the AES decryption key | # Table 482: AES Decryption Key Column 4 Register Offset: 0x9DDCC | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|---------------------------------------------| | 31:0 | AesDecKeyCol4 | RW<br>0x0 | Contains Column 4 of the AES decryption key | Table 483: AES Decryption Command Register Offset: 0x9DDF0 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | AesDecKeyMode | RW<br>0x0 | These bits specify what AES128 key size is used. 00 = 128-bit key 01 = 192-bit key 10 = 256-bit key 11 = Reserved | | 2 | AesDecMakeKey | RW<br>0x0 | This bits controls whether the decryption key is calculated in the engine prior to the data decryption. 0 = No decryption key calculation 1 = Decryption key calculation | | 3 | Reserved | RES<br>0x0 | Reserved | | 4 | DataByteSwap | RW<br>0x0 | This bit controls whether data byte swap is activated on input. 0 = No byte swap 1 = Byte swap | | 7:5 | Reserved | RES<br>0x0 | Reserved | | 8 | OutByteSwap | RW<br>0x0 | This bit controls whether byte swap is activated for output. 0 = No byte swap 1 = Byte swap | | 30:9 | Reserved | RES<br>0x0 | Reserved | | 31 | Termination | RO<br>0x1 | This bit is set by the engine to indicate completion of a AES calculation process. Any write to the decryption engine will clear this bit. | ## A.11.5 Security Accelerator Registers Table 484: Security Accelerator Command Register Offset: 0x9DE00 | Bits | Field | Type/<br>InitVal | Description | |------|-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EnSecurityAccl0 | RW<br>0x0 | Setting this bit activates session 0 of the accelerator. After operation completion, this bit is cleared to zero by the hardware. Writing zero to this bit has no effect. Security acceleration assures in-order execution and completion. If session 0 is activated before session 1 (by setting this bit before bit <ensecurityaccl1>), the Security acceleration always execute session 0 before session 1. 0 = Session 0 is idle. 1 = Session 0 is set to active.</ensecurityaccl1> | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 329 June 25, 2007, Preliminary Table 484: Security Accelerator Command Register (Continued) Offset: 0x9DE00 | Bits | Field | Type/<br>InitVal | Description | |------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | EnSecurityAccl1 | RW<br>0x0 | Setting this bit activates session 1 of the accelerator. After operation completion this bit is cleared to zero by the hardware. Writing zero to this bit has no effect. Security acceleration assures in-order execution and completion. If session 1 is activated before session 0 (by setting this bit before bit <ensecurityaccl0>), the Security acceleration always execute session 1 before session 0. 0 = Session 0 is idle. 1 = Session 0 is set to active.</ensecurityaccl0> | | 2 | DsSecurityAccl | ARZ<br>0x0 | Disable accelerator This bit is self negated. When this bit is set to 1, the accelerator aborts the current command and then clears bits AccInt0, AccInt1. NOTE: ARZ: Auto-Reset to Zero after the AccInt0, AccInt1 bits are cleared. | | 31:3 | Reserved | RO<br>0x0 | Reserved | Table 485: Security Accelerator Descriptor Pointer Session 0 Register Offset: 0x9DE04 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | SecurityAccIDesc<br>Ptr0 | RW<br>0x0 | Security accelerator descriptor pointer for session 0 (DWORD aligned) Bits [0], [1], [2], [13], [14] and [15] are reserved and are assumed to be and are read as 0 regardless of programming. | | 31:16 | Reserved | RW<br>0x0 | Reserved | Table 486: Security Accelerator Descriptor Pointer Session 1 Register Offset: 0x9DE14 | Bits | Field | Type/<br>InitVal | Description | |-------|--------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | SecurityAccIDesc<br>Ptr1 | RW<br>0x0 | Security accelerator descriptor pointer for session 1 (DWORD aligned) Bits [16], [17], [18], [29], [30] and [31] are reserved and are assumed to be and are as 0 regardless of programming. | | 31:16 | Reserved | RW<br>0x0 | Reserved | Table 487: Security Accelerator Configuration Register Offset: 0x9DE08 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | StopOnDecodeDi<br>gestErr | RW<br>0x1 | Controls whether the engine stops when digest error in decode. 0 = Do not stop on digest decode error 1 = Stop on digest decode error | | 1 | Reserved | RW<br>0x0 | Must be 0. | | 6:2 | Reserved | RES<br>0x0 | Reserved | | 7 | Ch0WaitForIDMA | RW<br>0x0 | Channel 0 Wait for IDMA When set to 1, Security channel 0 is activated only when bit[4] channel 0 <own> field in the Interrupt Cause Register (Table 537 p. 360) is set to 1.</own> | | 8 | Ch1WaitForIDMA | RW<br>0x0 | Channel 1 Wait for IDMA When set to 1, Security accelerator channel 1 is activated only when bit[12] channel 1 <own> field in the Interrupt Cause Register (Table 537 p. 360) is set to 1.</own> | | 9 | Ch0ActivateIDMA | RW<br>0x0 | Channel 0 Activation for IDMA When set to 1, Security accelerator channel 0 activates the IDMA channel 0 when bit[5] in the Cryptographic Engines and Security Accelerator Interrupt Cause Register (Table 489 p. 332) is set to 1. | | 10 | Ch1ActivateIDMA | RW<br>0x0 | Channel 1 Activation for IDMA When set to 1, Security accelerator channel 1 activates the IDMA channel 1 when bit[6] in the Cryptographic Engines and Security Accelerator Interrupt Cause Register (Table 489 p. 332) is set to 1. | | 31:11 | Reserved | RES<br>0x0 | Reserved | Table 488: Security Accelerator Status Register Offset: 0x9DE0C | Bits | Field | Type/<br>InitVal | Description | |------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------| | 0 | SecurityActive0 | RO<br>0x0 | State of the session 0 This bit equals <accint0>. 0 = Session 0 is idle. 1 = Session 0 is active.</accint0> | | 1 | SecurityActive1 | RO<br>0x0 | State of the session 1 This bit equals <accint1>. 0 = Session 0 is idle. 1 = Session 0 is active.</accint1> | | 7:2 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 331 June 25, 2007, Preliminary Table 488: Security Accelerator Status Register (Continued) Offset: 0x9DE0C | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|--------------------------------------------------------------------------------------------------| | 8 | DecodeDigestErr<br>0 | RO<br>0x0 | Signals a decode digest error during session 0. This bit is cleared when session 0 is activated. | | 9 | DecodeDigestErr<br>1 | RO<br>0x0 | Signals a decode digest error during session 1. This bit is cleared when session 1 is activated. | | 12:10 | Reserved | RO<br>0x0 | Reserved | | 31:13 | AccIState | RO<br>0x0 | Internal State of the accelerator | ### A.11.6 Interrupt Cause Registers # Table 489: Cryptographic Engines and Security Accelerator Interrupt Cause Register Offset: 0x9DE20 **NOTE:** The cryptographic engine has a dedicated Interrupt Cause register. This register is set by events occurring in the engine. Clearing this register's bits is done by writing 0 to the cause bits. Writing 1 to a bit has no effect. This register is shared by the DES and the Authentication engine. | Bits | Field | Type/<br>InitVal | Description | |------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | ZInt0 | RW0<br>0x0 | This bit is the authentication termination clear indication. The interrupt is set when the authentication engine finishes the calculation process. | | 1 | ZInt1 | RW0<br>0x0 | This bit is the DES encryption all termination clear indication. The interrupt is set when the encryption engine finishes the calculation process. | | 2 | Zin2 | RW0<br>0x0 | This bit is the AES encryption termination clear indication. The interrupt is set when the AES encryption engine finishes the calculation process. | | 3 | Zint3 | RW0<br>0x0 | This bit is the AES decryption termination clear indication. The interrupt is set when the AES decryption engine finishes the calculation process. | | 4 | ZInt4 | RW0<br>0x0 | This bit is the encryption termination clear indication. The interrupt is set when the encryption engine finishes the calculation process. | | 5 | AccInt0 | RW0<br>0x0 | This bit is the Security accelerator session 0 termination clear indication. The interrupt is set when the Security accelerator session 0 completes its operation. NOTE: Cleared this bit before writing 1 to <ensecurityaccl0> field in the Security Accelerator Command Register (Table 484 p. 329).</ensecurityaccl0> | | 6 | AccInt1 | RW0<br>0x0 | This bit is the Security accelerator session 1 termination clear indication. The interrupt is set when the Security accelerator session 1 completes its operation. NOTE: Cleared this bit before writing 1 to <ensecurityaccl1> field in the Security Accelerator Command Register (Table 484 p. 330).</ensecurityaccl1> | # Table 489: Cryptographic Engines and Security Accelerator Interrupt Cause Register (Continued) Offset: 0x9DE20 **NOTE:** The cryptographic engine has a dedicated Interrupt Cause register. This register is set by events occurring in the engine. Clearing this register's bits is done by writing 0 to the cause bits. Writing 1 to a bit has no effect. This register is shared by the DES and the Authentication engine. | Bits | Field | Type/<br>InitVal | Description | |------|----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | AccAndIDMAInt0 | RW0<br>0x0 | Acceleration and IDMA Interrupt 0 This bit is set to 1 when the entire security accelerator process is completed, including both encryption/authentication processes and their associate IDMA operation. • When the IDMA is configured to copy the outcome of the security accelerator process back to the DDR (that is, when the <ch0activateidma> field in the Security Accelerator Configuration Register (Table 487 p. 331) is set to 1), <accandidmaint0> is set to 1 after the IDMA completes copying the data back to the DDR. • When the IDMA is NOT configured to copy the outcome of the security accelerator process back to the DDR (that is, when the <ch0activateidma> field in the Security Accelerator Configuration Register (Table 487 p. 331) is set to 0), <accandidmaint0> is set after the security accelerator completes the process and data is valid in the local SRAM.</accandidmaint0></ch0activateidma></accandidmaint0></ch0activateidma> | | 8 | AccAndIDMAInt1 | RW0<br>0x0 | Acceleration and IDMA Interrupt 1 This bit is set to 1 when the entire security accelerator process is completed, including both encryption/authentication processes and their associate IDMA operation: • When the IDMA is configured to copy the outcome of the security accelerator process back to the DDR (that is, when the <ch1activateidma> field in the Security Accelerator Configuration Register (Table 487 p. 331) is set to 1), <accandidmaint1> is set to 1 after the IDMA completes copying the data back to the DDR. • When the IDMA is NOT configured to copy the outcome of the security accelerator process back to the DDR (that is, when the <ch1activateidma> field in the Security Accelerator Configuration Register (Table 487 p. 331) is set to 0), <accandidmaint1> is set after the security accelerator completes the process and data is valid in the local SRAM.</accandidmaint1></ch1activateidma></accandidmaint1></ch1activateidma> | | 31:9 | Reserved | RES<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 333 Document Classification: Proprietary June 25, 2007, Preliminary Table 490: Cryptographic Engines and Security Accelerator Interrupt Mask Register Offset: 0x9DE24 | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Mask | RW<br>0x0 | Mask bit per each cause bit 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of interrupt pins. It does not affect the setting of bits in the Cause register. | #### **Two-Wire Serial Interface (TWSI) Registers A.12** ### Table 491: TWSI Interface Register Map | Register | Offset | Page | |-----------------------------|---------|------------------| | TWSI Slave Address | 0x11000 | Table 492, p.335 | | TWSI Extended Slave Address | 0x11010 | Table 493, p.335 | | TWSI Data | 0x11004 | Table 494, p.336 | | TWSI Control | 0x11008 | Table 495, p.336 | | TWSI Status | 0x1100C | Table 496, p.338 | | TWSI Baud Rate | 0x1100C | Table 497, p.339 | | TWSI Soft Reset | 0x1101C | Table 498, p.339 | ## A.12.1 TWSI Registers Table 492: TWSI Slave Address Offset: 0x11000 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | GCE | RW<br>0x0 | General Call Enable If set to 1, the TWSI slave interface responds to general call accesses. | | 7:1 | SAddr | RW<br>0x0 | Slave address For a 7-bit slave address, bits [7:1] are the slave address. For a 10-bit address, SAddr[7:3] must be set to 11110 and SAddr[2:1] stands for the two MSB (bits [9:8]) of the 10-bit address. | | 31:8 | Reserved | RO<br>0x0 | Reserved | Table 493: TWSI Extended Slave Address Offset: 0x11010 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------| | 7:0 | SAddr | RW<br>0x0 | Bits [7:0] of the 10-bit slave address | | 31:8 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Document Classification: Proprietary June 25, 2007, Preliminary Table 494: TWSI Data Offset: 0x11004 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Data | RW<br>0x0 | Data/Address byte to be transmitted by the TWSI master or slave, or data byte received In the case of the Address byte, bit [0] is the Read/Write Command bit. | | 31:8 | Reserved | RO<br>0x0 | Reserved | Table 495: TWSI Control Offset: 0x11008 | Bits | Field | Type/<br>InitVal | Description | | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1:0 | Reserved | RO<br>0x0 | Reserved | | | 2 | ACK | RW<br>0x0 | Acknowledge When set to 1, the TWSI drives an acknowledge bit on the bus in response to a received address (slave mode), or in response to a data received (read data in master mod, write data in slave mode). For a master to signal a TWSI target a read of last data, the Marvell processor core must clear this bit (generating no acknowledge bit on the bus). For the slave to respond, this bit must always be set back to 1. | | | 3 | IFIg | RW<br>0x0 | Interrupt Flag If any of the status codes other than 0xF8 are set, the TWSI hardware sets the bit to 1. If set to 1 and TWSI interrupts are enabled through bit [7], an interrupt is asserted. Cleared by a Marvell processor core write of 0. | | | 4 | Stop | RW<br>0x0 | Stop When set to 1, the TWSI master initiates a stop condition on the bus. The bit is set only. It is cleared by TWSI hardware after a stop condition is driven on the bus. | | | 5 | Start | RW<br>0x0 | Start When set to 1, the TWSI master initiates a start condition on the bus, when the bus is free, or a repeated start condition, if the master already drives the bus. The bit is set only. It is cleared by TWSI hardware after a start condition is driven on the bus. | | | 6 | TWSIEn | RW<br>0x0 | TWSI Enable If set to 1, the TWSI slave responds to calls to its slave address, and to general calls if enabled. If set to 0, TW_SDA and TW_SCK inputs are ignored. The TWSI slave does not respond to any address on the bus. | | Table 495: TWSI Control (Continued) Offset: 0x11008 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------------------------| | 7 | IntEn | RW<br>0x0 | Interrupt Enable When set to 1, an interrupt is generated each time the interrupt flag is set. | | 31:8 | Reserved | RO<br>0x0 | Reserved | ### Note Status and Baud Rate registers share the same offset. When being read, this register functions as Status register. When written, it acts as Baud Rate register. Table 496: TWSI Status Offset: 0x1100C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | Stat | RO<br>0xF8 | TWSI Status 0x00 = Bus error. 0x08 = Start condition transmitted. 0x10 = Repeated start condition transmitted. 0x18 = Address + write bit transmitted, acknowledge received. 0x20 = Address + write bit transmitted, acknowledge received. 0x28 = Master transmitted data byte, acknowledge received. 0x30 = Master transmitted data byte, acknowledge received. 0x38 = Master lost arbitration during address or data transfer. 0x40 = Address + read bit transmitted, acknowledge received. 0x48 = Address + read bit transmitted, acknowledge not received. 0x50 = Master received read data, acknowledge not transmitted. 0x58 = Master received read data, acknowledge transmitted. 0x60 = Slave received slave address, acknowledge transmitted. 0x68 = Master lost arbitration during address transmit, address is targeted to the slave (write access), acknowledge transmitted. 0x70 = General call received, acknowledge transmitted. 0x78 = Master lost arbitration during address transmit, general call address received, acknowledge transmitted. 0x78 = Slave received write data after receiving slave address, acknowledge transmitted. 0x80 = Slave received write data after receiving general call, acknowledge transmitted. 0x90 = Slave received write data after receiving general call, acknowledge transmitted. 0x98 = Slave received write data after receiving general call, acknowledge not transmitted. 0x98 = Slave received stop or repeated start condition. 0xA8 = Slave received address + read bit, acknowledge transmitted. 0xB0 = Master lost arbitration during address transmit, address is targeted to the slave (read access), acknowledge transmitted. 0xB0 = Slave transmitted read data, acknowledge received. 0xC0 = Slave transmitted read data, acknowledge received. 0xC8 = Slave transmitted read data, acknowledge received. 0xC8 = Slave transmitted read data, acknowledge received. 0xC8 = Slave transmitted read data, acknowledge received. 0xC8 = Slave transmitted read data, acknowledge received. 0xC8 = Slave daddress + write bit t | | 31:8 | Reserved | RO<br>0x0 | Reserved | Table 497: TWSI Baud Rate Offset: 0x1100C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------| | 2:0 | N | WO<br>0x4 | See exact frequency calculation in the TWSI section. Write only. | | 6:3 | М | WO<br>0x4 | See exact frequency calculation in the TWSI section. Write only. | | 31:7 | Reserved | RO<br>0x0 | Reserved | Table 498: TWSI Soft Reset Offset: 0x1101C | Bits | Field | Type/<br>InitVal | Description | |------|-------|------------------|------------------------------------------------------------------------------------------------------------| | 31:0 | Rst | WO<br>0x0 | Write Only Write to this register resets the TWSI logic and sets all TWSI registers to their reset values. | ## A.13 UART Interface Registers #### Note A number of UART registers share the same offsets (see Table 499). In addition to writing to these register addresses, <DivLatchRdWrt> bit[7] of the Line Control Register (LCR) Register(Table 507 p. 344) must be set/cleared as follows: - Set <DivLatchRdWrt> to address the Divisor Latch Low (DLL) Register and Divisor Latch High (DLH) Register. - Clear <DivLatchRdWrt> to address the Receive Buffer Register (RBR), Transmit Holding Register (THR), and Interrupt Enable Register (IER). Table 499: UART Interface Registers Map | Register | Offset | Table, Page | Type | <divlatchrdwrt> Setting</divlatchrdwrt> | |-----------------------------------|-------------------------------------|-------------------|------|-----------------------------------------| | Receive Buffer Register (RBR) | UART 0: 0x12000,<br>UART 1: 0x12100 | Table 500, p. 341 | RO | 0 | | Transmit Holding Register (THR) | UART 0: 0x12000,<br>UART 1: 0x12100 | Table 501, p. 341 | WO | 0 | | Divisor Latch Low (DLL) Register | UART 0: 0x12000,<br>UART 1: 0x12100 | Table 502, p. 342 | RW | 1 | | Interrupt Enable Register (IER) | UART 0: 0x12004,<br>UART 1: 0x12104 | Table 503, p. 342 | RW | 0 | | Divisor Latch High (DLH) Register | UART 0: 0x12004,<br>UART 1: 0x12104 | Table 504, p. 343 | RW | 1 | | Interrupt Identity Register (IIR) | UART 0: 0x12008,<br>UART 1: 0x12108 | Table 505, p. 343 | RO | NA | | FIFO Control Register (FCR) | UART 0: 0x12008,<br>UART 1: 0x12108 | Table 506, p. 343 | WO | NA | | Line Control Register (LCR) | UART 0: 0x1200C,<br>UART 1: 0x1210C | Table 507, p. 344 | RW | NA | | Modem Control Register (MCR) | UART 0: 0x12010,<br>UART 1: 0x12110 | Table 508, p. 345 | RW | NA | | Line Status Register (LSR) | UART 0: 0x12014,<br>UART 1: 0x12114 | Table 509, p. 346 | RO | NA | | Modem Status Register (MSR) | UART 0: 0x12018,<br>UART 1: 0x12118 | Table 510, p. 347 | RO | NA | | Scratch Pad Register (SCR) | UART 0: 0x1201C,<br>UART 1: 0x1211C | Table 511, p. 347 | RW | NA | ## A.13.1 UART Interface Registers Table 500: Receive Buffer Register (RBR) Offset: UART 0: 0x12000, UART 1: 0x12100 NOTE: <DivLatchRdWrt> bit[7] of the Line Control Register (LCR) Register(Table 507 p. 344) must be set to 0. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | RxBuf | RO<br>0x0 | The RBR is a read-only register that contains the data byte transmitted to the serial port. The data in this register is valid only if the LSR <datarx-stat> bit in the Line Status Register (LSR) is set (see Table 509 on page 346). In the non-FIFO mode (fifo_mode = 0), the data in the RBR must be read before the next data arrives; otherwise it will be overwritten, resulting in an overrun error. In the FIFO mode (fifo_mode = 1), this register accesses the head of the receive FIFO. If the receive FIFO is full and this register is not read before the next data word arrives, then the data already in the FIFO will be preserved but any incoming data will be lost.</datarx-stat> | | 31:8 | Reserved | RSVD | Reserved | Table 501: Transmit Holding Register (THR) Offset: UART 0: 0x12000, UART 1: 0x12100 NOTE: <DivLatchRdWrt> bit[7] of the Line Control Register (LCR) Register(Table 507 p. 344) must be set to 0. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | TxHold | WO<br>0x0 | The THR is a write-only register that contains data to be transmitted from the serial port. Any time that the Transmit Holding Register Empty <thre> bit of the Line Status Register (LSR) is set (see Table 509 on page 346), data can be written to the LSR <txempty> to be transmitted from the serial port. If FIFOs are not enabled and THRE is set, writing a single word to the THR resets the THRE and any additional writes to the THR before the <thre> is set again causes the THR data to be overwritten. If FIFOs are enabled and <thre> is set, up to 16 words of data may be written to the THR before the FIFO is full. Any attempt to write data when the FIFO is full results in the write data being lost.</thre></thre></txempty></thre> | | 31:8 | Reserved | RSVD | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 341 Document Classification: Proprietary June 25, 2007, Preliminary Table 502: Divisor Latch Low (DLL) Register Offset: UART 0: 0x12000, UART 1: 0x12100 NOTE: <DivLatchRdWrt> bit[7] of the Line Control Register (LCR) Register(Table 507 p. 344) must be set to 1. | Bits | Field | Type/<br>InitVal | Description | |------|-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | DivLatchLow | WO<br>0x0 | The DLH (Divisor Latch High) register in conjunction with DLL (Divisor Latch Low) register forms a 16-bit, read/write, Divisor Latch register that contains the baud rate divisor for the UART. It is accessed by first setting the DivLatchRdWrt bit in the Line Control Register (LCR). The output baud rate is equal to the input clock frequency divided by sixteen times the value of the baud rate divisor. baud = (clock frequency) / (16 * divisor) | | 31:8 | Reserved | RSVD | Reserved | Table 503: Interrupt Enable Register (IER) Offset: UART 0: 0x12004, UART 1: 0x12104 NOTE: <DivLatchRdWrt> bit[7] of the Line Control Register (LCR) Register(Table 507 p. 344) must be set to 0. | Bits | Field | Type/<br>InitVal | Description | |------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | RxDataIntEn | RW<br>0x0 | Enable Received Data Available Interrupt (ERBFI) 0 = Disable interrupt 1 = Enable interrupt When the FIFO mode is set in FIFO Control Register, this interrupt provides a character timeout indication. | | 1 | TxHoldIntEn | RW<br>0x0 | Enable Transmitter Holding Register Empty Interrupt (ETBEI) 0 = Disable interrupt 1 = Enable interrupt | | 2 | RxLineStatIntEn | RW<br>0x0 | Enable Receiver Line Status Interrupt (ELSI) 0 = Disable interrupt 1 = Enable interrupt | | 3 | ModStatIntEn | RW<br>0x0 | Enable Modem Status Interrupt (EDSSI) 0 = Disable interrupt 1 = Enable interrupt | | 31:4 | Reserved | RSVD | Reserved | Table 504: Divisor Latch High (DLH) Register Offset: UART 0: 0x12004, UART 1: 0x12104 NOTE: <DivLatchRdWrt> bit[7] of the Line Control Register (LCR) Register(Table 507 p. 344) must be set to 1. | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | DivLatchHigh | WO<br>0x0 | The DLH (Divisor Latch High) register in conjunction with DLL (Divisor Latch Low) register forms a 16-bit, read/write, Divisor Latch register that contains the baud rate divisor for the UART. It is accessed by first setting the DivLatchRdWrt bit in the Line Control Register (LCR). The output baud rate is equal to the input clock frequency divided by sixteen times the value of the baud rate divisor. baud = (clock frequency) / (16 * divisor) | | 31:8 | Reserved | RSVD | Reserved | Table 505: Interrupt Identity Register (IIR) Offset: UART 0: 0x12008, UART 1: 0x12108 | Bits | Field | Type/<br>InitVal | Description | |------|-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | InterruptID | RO<br>0x0 | Interrupt ID 0000 = Modem Status Changed 0001 = No interrupt pending 0010 = THR empty 0100 = Received Data available 0110 = Receiver Status 1100 = Character Time Out | | 5:4 | Reserved | RO<br>0x0 | Reserved | | 7:6 | FIFOEn | RO<br>0x0 | FIFO Enable 00 = FIFOs are disabled (default in FIFO mode) 11 = FIFOs are enabled | | 31:8 | Reserved | RSVD | Reserved | Table 506: FIFO Control Register (FCR) Offset: UART 0: 0x12008, UART 1: 0x12108 | Bits | Field | Type/<br>InitVal | Description | |------|--------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | FIFOEn | WO<br>0x0 | Enable transmit and receive FIFOs. This register controls the read and write data FIFO operation and the mode of operation for the DMA signals UA0_CTSn, UA1_CTSn, UA0_RTSn, and UA1_RTSn. 0 = Disable FIFOs 1 = Enable FIFOs | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 343 Document Classification: Proprietary June 25, 2007, Preliminary Table 506: FIFO Control Register (FCR) (Continued) Offset: UART 0: 0x12008, UART 1: 0x12108 | Bits | Field | Type/<br>InitVal | Description | |------|-------------|------------------|--------------------------------------------------------------------------------------------------------| | 1 | RxFIFOReset | WO<br>0x0 | Receive FIFO reset 0 = Do not flush data from the receive FIFO 1 = Flush data from the receive FIFO | | 2 | TxFIFOReset | WO<br>0x0 | Transmit FIFO reset 0 = Do not flush data from the transmit FIFO 1 = Flush data from the transmit FIFO | | 3 | DMAMode | WO<br>0x0 | DMA mode. 0 = Single transfer DMA mode 0 1 = Multi transfer DMA mode 1 | | 5:4 | Reserved | RSVD<br>0x0 | Reserved | | 7:6 | RxTrigger | WO<br>0x0 | Receive Trigger 00 = 1 byte in FIFO 01 = 4 bytes in FIFO 10 = 8 bytes in FIFO 11 = 14 bytes FIFO | | 31:8 | Reserved | RSVD | Reserved | Table 507: Line Control Register (LCR) Offset: UART 0: 0x1200C, UART 1: 0x1210C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|------------------------------------------------------------------------------| | 1:0 | WLS | RW<br>0x0 | Number of bits per character 00 = 5 bits 01 = 6 bits 10 = 7 bits 11 = 8 bits | | 2 | Stop | RW<br>0x0 | Stop bits transmitted 0 = 1 bit 1 = 2 bits | | 3 | PEN | RW<br>0x0 | Parity enable 0 = Parity disabled 1 = Parity enabled | | 4 | EPS | RW<br>0x0 | Even or odd parity select 0 = Odd parity 1 = Even parity | | 5 | Reserved | RSVD<br>0x0 | Reserved | Table 507: Line Control Register (LCR) (Continued) Offset: UART 0: 0x1200C, UART 1: 0x1210C | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | Break | RW<br>0x0 | The <break> bit sends a break signal by holding the SOUT line low until the <break> bit is reset. 0 = Do not send a break signal. 1 = Send a break signal.</break></break> | | 7 | DivLatchRdWrt | RW<br>0x0 | This bit must be set to address (reading and writing) of the Divisor Latch Low (DLL) Register Register(Table 502 p. 342) and Divisor Latch High (DLH) Register Register(Table 504 p. 343)) to set the baud rate of the UART. | | | | | This bit must be cleared to address the Receive Buffer Register (RBR) Register(Table 500 p. 341), Transmit Holding Register (THR) Register(Table 501 p. 341) and the Interrupt Enable Register (IER) Register(Table 503 p. 342). | | 31:8 | Reserved | RSVD | Reserved | Table 508: Modem Control Register (MCR) Offset: UART 0: 0x12010, UART 1: 0x12110 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RSVD | Reserved | | 1 | RTS | RW<br>0x0 | Request To Send The <rts> bit is inverted and then drives the corresponding UA0_RTSn and UA1_RTSn output.</rts> | | 3:2 | Reserved | RSVD | Reserved | | 4 | Loopback | RW<br>0x0 | Loopback The <loopback> bit loops the data on the sout line back to the sin line. In this mode all the interrupts are fully functional. This feature is used for diagnostic purposes. 0 = No loopback 1 = Loopback</loopback> | | 31:5 | Reserved | RSVD | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 345 Document Classification: Proprietary June 25, 2007, Preliminary Table 509: Line Status Register (LSR) Offset: UART 0: 0x12014, UART 1: 0x12114 | Bits | Field | Type/<br>InitVal | Description | |------|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DataRxStat | RO<br>0x0 | Receive buffer status 0 = No characters in the receive buffer or FIFO. 1 = Receive buffer or FIFO contains at least one character. A read operation of the Receiver Buffer Register clears this bit. This bit is cleared when the Receive Buffer Register (RBR) Register(Table 500 p. 341) is read. | | 1 | OverRunErr | ROC<br>0x0 | Overrun Error 0 = No overrun 1 = Overrun error has occurred | | 2 | ParErr | ROC<br>0x0 | Parity Error This bit indicates a parity error in the receiver if the <pen> bit in the Line Control Register (LCR) Register(Table 507 p. 344) is set. In the FIFO mode, since the parity error is associated with a character received, it is revealed when the character with the bad parity comes to the head of the FIFO.</pen> | | 3 | FrameErr | ROC<br>0x0 | Frame Error The FE bit flags a framing error in the receiver. A framing error occurs when the receiver does not detect a valid STOP bit in the received data. In the FIFO mode, since the framing error is associated with a character received, it is revealed when the character with the framing error comes to the head of the FIFO. The OE, PE and FE bits are reset when a read on the Line Control Register (LCR) Register(Table 507 p. 344) is performed. | | 4 | ВІ | ROC<br>0x0 | The <bi> bit is set whenever the serial input (sin) is held in a logic 0 state for longer than the sum of start time + data bits + parity + stop bits. In the FIFO mode, the BI indication is carried through the FIFO and is revealed when the character is at the top of the FIFO. Reading the Line Control Register (LCR) Register (Table 507 p. 344) clears the <bi>.</bi></bi> | | 5 | THRE | RO<br>0x1 | Transmit Holding. If the <thre> bit is set, the device can accept a new character for transmission. If interrupts are enabled, it can cause an interrupt to occur when data from the Transmit Holding Register (THR) Register(Table 501 p. 341) is transmitted to the transmit shift register. 0 = Do not accept a new character for transmission 1 = Accept a new character for transmission</thre> | | 6 | TxEmpty | RO<br>0x1 | Transmitter Empty bit In FIFO mode, this bit is set whenever the Transmit Holding Register (THR) Register(Table 501 p. 341), the Transmitter Shift Register, and the FIFO are all empty. | | 7 | RxFIFOErr | ROC<br>0x1 | This bit is only active when FIFOs are enabled. It is set when there is at least one parity error, framing error, or break indication in the FIFO. This bit is cleared when the Line Control Register (LCR) Register(Table 507 p. 344) is read. | Table 509: Line Status Register (LSR) (Continued) Offset: UART 0: 0x12014, UART 1: 0x12114 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------| | 31:8 | Reserved | RSVD<br>0x0 | Reserved | Table 510: Modem Status Register (MSR) Offset: UART 0: 0x12018, UART 1: 0x12118 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | DCTS | RW<br>0x0 | The <dcts> bit records whether the modem control line UA0_CTSn/UA1_CTSn has changed since the last time the Marvell processor core read the MSR. In Loopback mode, <dcts> reflects changes on Modem Control Register (MCR) Register(Table 508 p. 345) bit[1] <rts>.</rts></dcts></dcts> | | 3:1 | Reserved | RSVD | Reserved | | 4 | стѕ | RSVD | The CTS Modem Status bit— <cts>—contains information on the current state of the modem control line. <cts> is the compliment of UA0_CTSn/UA1_CTSn. In Loopback Mode, <cts> is the same as Modem Control Register (MCR) Register(Table 508 p. 345) bit[1] <rts>.</rts></cts></cts></cts> | | 31:5 | Reserved | RSVD | Reserved | Table 511: Scratch Pad Register (SCR) Offset: UART 0: 0x1201C, UART 1: 0x1211C | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------| | 7:0 | Scratch | RW<br>0x0 | The SCR register is an 8-bit read/write register for programmers to use as a temporary storage space. | | 31:8 | Reserved | RSVD | Reserved | ## **A.14 Device Controller Registers** Table 512: Device Registers Map | Register | Offset | Table, Page | |----------------------------------|--------------------|-------------------| | Device Bank0 Parameters Register | 0x1045C | Table 513, p. 348 | | Device Bank1 Parameters Register | 0x10460 | Table 514, p. 349 | | Device Bank2 Parameters Register | 0x10464 | Table 515, p. 350 | | Boot Device Parameters Register | 0x1046C | Table 516, p. 350 | | NAND Flash Control Register | 0x104E80x104<br>E8 | Table 517, p. 350 | | Device Interface Control | 0x104C0 | Table 518, p. 351 | | Device Interrupt Cause | 0x104D0 | Table 519, p. 352 | | Device Interrupt Mask Register | 0x104D4 | Table 520, p. 352 | Table 513: Device Bank0 Parameters Register Offset: 0x1045C | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | TurnOff | RW<br>0x7 | The number of cycles in a read access between the negation of DEV_CEn to a new Device bus cycle. Minimal value = 0x2 NOTE: This field uses an additional bit in field <turnoffext> (bit [22]).</turnoffext> | | 6:3 | Acc2First | RW<br>0xF | Defines the number of cycles in a read access between the negation of DEV_ALE[0] and the cycle containing the first data sampled by the 88F5182. Number of cycles = <acc2first> - 3. Minimal value = 0x NOTE: This field uses an additional bit in field <acc2firstext> (bit [23]).</acc2firstext></acc2first> | | 10:7 | Acc2Next | RW<br>0xF | The number of cycles in a burst read access between the cycle containing the first data sampled by the 88F5182 and the cycle containing the next data sampled. Minimal value = 0x2 NOTE: This field uses an additional bit in field <acc2nextext> (bit [24]).</acc2nextext> | | 13:11 | ALE2Wr | RW<br>0x7 | Defines the number of cycles in a write access from the DEV_ALE[0] negation to the assertion of DEV_WEn. Number of cycles = <ale2wr> - 3. Minimal value = 0x4 NOTE: This field uses an additional bit in field <ale2wrext> (bit [25]).</ale2wrext></ale2wr> | Table 513: Device Bank0 Parameters Register (Continued) Offset: 0x1045C | Bits | Field | Type/<br>InitVal | Description | |-------|--------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16:14 | WrLow | RW<br>0x7 | The number of cycles in a write access that the DEV_WEn signal is kept active. NOTE: This field uses an additional bit in field <wrlowext> (bit [26]).</wrlowext> | | 19:17 | WrHigh | RW<br>0x7 | The number of cycles in a burst write access that the DEV_WEn signal is kept de-asserted. NOTE: This field uses an additional bit in field <wrhighext> (bit [27]).</wrhighext> | | 21:20 | DevWidth | RW<br>Sampled<br>at reset | Device Width 00 = 8 bits 01 = 16 bits 10 = Reserved 11 = Reserved | | 22 | TurnOffExt | RW<br>0x1 | TurnOff Extension The MSB of the TurnOff parameter. | | 23 | Acc2FirstExt | RW<br>0x1 | Acc2First Extension The MSB of the Acc2First parameter. | | 24 | Acc2NextExt | RW<br>0x1 | Acc2Next Extension The MSB of the Acc2Next parameter. | | 25 | ALE2WrExt | RW<br>0x1 | ALE2Wr Extension The MSB of the ALE2Wr parameter. | | 26 | WrLowExt | RW<br>0x1 | WrLow Extension The MSB of the WrLow parameter. | | 27 | WrHighExt | RW<br>0x1 | WrHigh Extension The MSB of the WrHigh parameter. | | 29:28 | BadrSkew | RW<br>0x0 | Cycles gap between BAdr toggle to read data sample This is useful when interfacing sync burst SRAM. 0x0 = No gap (default setting) 0x1 = One cycle gap 0x2 = Two cycle gaps 0x3 = Reserved | | 31:30 | Reserved | RW | Must be 0x2. | ### Table 514: Device Bank1 Parameters Register Offset: 0x10460 | Bits | Field | Type/<br>InitVal | Description | |------|---------|----------------------|-------------------------------------------| | 31:0 | Various | RW<br>0x8FCF<br>FFFF | These fields function as in Device Bank0. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 349 June 25, 2007, Preliminary Table 515: Device Bank2 Parameters Register Offset: 0x10464 | Bits | Field | Type/<br>InitVal | Description | |------|---------|----------------------|-------------------------------------------| | 31:0 | Various | RW<br>0x8FCF<br>FFFF | These fields function as in Device Bank0. | Table 516: Boot Device Parameters Register Offset: 0x1046C | Bits | Field | Type/<br>InitVal | Description | |------|---------|-----------------------------------|-------------------------------------------| | 31:0 | Various | RW<br>0x8F?F<br>FFFF <sup>1</sup> | These fields function as in Device Bank0. | The boot device width (bits [21:20]) are sampled at reset (see the Pins Sample Configuration in the 88F5182 88F5182-based Storage Networking Platforms Datasheet and the initial value for bits [23:22] is '11. Table 517: NAND Flash Control Register Offset: 0x104E8 | Bits | Field | Type/<br>InitVal | Description | |------|--------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | NFBoot | RW<br>SAR | Defines if DEV_BootCEn is connected to NAND Flash. 0 = Not connected to NAND Flash. 1 = Connected to NAND Flash. Sample at reset. | | 1 | NFActCEnBoot | RW<br>SAR | If both <nfboot> and <nfactcenboot> bits are set to 1, DEV_BootCEn is forced to 0. This bit is used for CE care NAND Flash Sample at reset.</nfactcenboot></nfboot> | | 2 | NF0 | RW<br>0x0 | Defines if CEn[0] is connected to NAND Flash. 0 = Not connected to NAND Flash. 1 = Connected to NAND Flash. | | 3 | NFActCEn0 | RW<br>0x0 | If both <nf0> and <nfactcen0> bits are set to 1, DEV_CEn[0] is forced to 0. This bit is used for CE care NAND Flash. 0 = Regardless of <nf0> value, DEV_CEn[0] is not forced to 0. 1 = If <nf0> is set to 1, DEV_CEn[0] is forced to 0.</nf0></nf0></nfactcen0></nf0> | | 4 | NF1 | RW<br>0x0 | See <nf0> description.</nf0> | | 5 | NFActCEn1 | RW<br>0x0 | See <nfactcen0> description</nfactcen0> | Table 517: NAND Flash Control Register Offset: 0x104E8 | Bits | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | NF2 | RW<br>0x0 | See <nf0> description</nf0> | | 7 | NFActCEn2 | RW<br>0x0 | See <nfactcen0> description</nfactcen0> | | 8 | NFISD | RW<br>SAR | NAND Flash Initialization Sequence Disabled 0 = Enabled Initialization Sequence 1 = Disabled Initialization Sequence Sampled at reset. | | 13:9 | NFOEnW | RW<br>0xC | Defines DEV_OEn high width <(NFOEnHW+1) Core clocks>. Applies to all NAND Flash devices (connected to DEV_BootCEn, DEV_CEn0, DEV_CEn1, and DEV_CEn2). For the default: 0x0E, the calculation is: (15/166 MHz ~90 ns). | | 18:14 | NFTr | RW<br>0x1F | NAND Flash Time Ready. Defines the maximum time it takes the boot NAND Flash to transfer the data from the array to the register. <(NFTr+1) x 1024 Core clocks>. The CPU is forced to reset during this time, before it starts the boot procedures. For the default value, 0x1F, the calculation is: (32x1024/166 MHz ~ 197 us). | | 19 | NFOEnDel | RW<br>0x0 | See <nfactcen0> description 0 = Delay the falling edge of DEV_OEn by one cycle after the DEV_CEn falling edge in access to don't care NAND Flash. 1 = DEV_OEn and DEV_CEn fall on the same edge.</nfactcen0> | | 31:20 | Reserved | RW<br>0x0 | Reserved | # Table 518: Device Interface Control Offset: 0x104C0 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Timeout | RW<br>0xFFFF | Timeout Timer Preset Value If the device access is not completed within period of this preset value (due to a lack of READYn assertion), the Device controller completes the transaction as if READYn was asserted, and it asserts an interrupt. NOTE: If set to 0x0, the Device controller waits for READYn assertion forever. | | 16 | Reserved | RO<br>0x0 | Must be cleared to 0x0. | | 17 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 351 Document Classification: Proprietary June 25, 2007, Preliminary Table 518: Device Interface Control (Continued) Offset: 0x104C0 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-------------| | 19:18 | Reserved | RO<br>0x3 | Must be 3. | | 31:20 | Reserved | RO<br>0x0 | Reserved | # Table 519: Device Interrupt Cause Offset: 0x104D0 **NOTE:** All cause bits are clear only. They are set upon error condition cleared upon a value write of 0. Writing a value of 1 has no affect. | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|---------------------| | 0 | Reserved | RW0<br>0x0 | Reserved | | 1 | DRdyErr | RW0<br>0x0 | Ready Timer Expired | | 31:2 | Reserved | RES<br>0x0 | Reserved | Table 520: Device Interrupt Mask Register Offset: 0x104D4 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Reserved | RO<br>0x0 | Reserved | | 1 | Mask | RW<br>0x0 | Mask bit per each cause bit 0 = Interrupt is masked. 1 = Interrupt is enabled. Mask only affects the assertion of interrupt pins. It does not affect the setting of bits in the Cause register. | | 31:2 | Reserved | RES<br>0x0 | Reserved | #### **IDMA Controller Interface Registers A.15** ### Table 521: IDMA Descriptor Register Map | Register | Offsets | Page | |---------------------------------------------|----------------------------------------------------------------------------|------------------| | Channel IDMA Byte Count Register | Channel 0 0x60800, Channel 1 0x60804, Channel 2 0x60808, Channel 3 0x6080C | Table 525, p.354 | | Channel IDMA Source Address Register | Channel 0 0x60810, Channel 1 0x60814, Channel 2 0x60818, Channel 3 0x6081C | Table 526, p.355 | | Channel IDMA Destination Address Register | Channel 0 0x60820, Channel 1 0x60824, Channel 2 0x60828, Channel 3 0x6082C | Table 527, p.355 | | Channel Next Descriptor Pointer Register | Channel 0 0x60830, Channel 1 0x60834, Channel 2 0x60838, Channel 3 0x6083C | Table 528, p.355 | | Channel Current Descriptor Pointer Register | Channel 0 0x60870, Channel 1 0x60874, Channel 2 0x60878, Channel 3 0x6087C | Table 529, p.355 | ### Table 522: IDMA Address Decoding Register Map | Register | Offset(s) | Page | |----------------------------------|-------------------------------------------------------------------------------------------------------------------------|------------------| | Base Address Register x | BAR0 0x60A00, BAR1 0x60A08, BAR2<br>0x60A10, BAR3 0x60A18, BAR4<br>0x60A20, BAR5 0x60A28, BAR6<br>0x60A30, BAR7 0x60A38 | Table 530, p.356 | | Size Register x | SR0 0x60A04, SR1 0x60A0C, SR2<br>0x60A14, SR3 0x60A1C, SR4 0x60A24,<br>SR5 0x60A2C, SR6 0x60A34,<br>SR7 0x60A3C | Table 531, p.356 | | High Address Remap x Register | Register 0 0x60A60, Register 1<br>0x60A64, Register 2 0x60A68, Register<br>3 0x60A6C | Table 532, p.356 | | Base Address Enable Register | 0x60A80 | Table 533, p.357 | | Channelx Access Protect Register | Channel 0 0x60A70, Channel 1 0x60A74, Channel 2 0x60A78, Channel 3 0x60A7C | Table 534, p.357 | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 353 Document Classification: Proprietary June 25, 2007, Preliminary Table 523: IDMA Control Register Map | Register | Offset | Page | |---------------------------------|----------------------------------------------------------------------------------|------------------| | Channel Control (Low) Register | Channel 0 0x60840, Channel 1<br>0x60844, Channel 2 0x60848, Channel<br>3 0x6084C | Table 535, p.358 | | Channel Control (High) Register | Channel 0 0x60880, Channel 1 0x60884, Channel 2 0x60888, Channel 3 0x6088C | Table 536, p.360 | ### Table 524: IDMA Interrupt Register Map | Register | Offset | Page | |--------------------------|---------|------------------| | Interrupt Cause Register | 0x608C0 | Table 537, p.360 | | Interrupt Mask Register | 0x608C4 | Table 538, p.361 | | Error Address Register | 0x608C8 | Table 539, p.362 | | Error Select Register | 0x608CC | Table 540, p.363 | ### A.15.1 IDMA Descriptor Registers Table 525: Channel IDMA Byte Count Register<sup>1</sup> Offset: Channel 0 0x60800, Channel 1 0x60804, Channel 2 0x60808, Channel 3 0x6080C | Bits | Field | Type | Description | |-------|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 23:0 | ByteCnt | RW<br>0x0 | Number of bytes left for the IDMA to transfer When running in 64K descriptor mode, the byte count is 16-bit only (bits [15:0]). | | 29:24 | Reserved | RES<br>0x0 | Reserved | | 30 | BCLeft | RW<br>0x0 | Left Byte Count When running in 16M descriptor mode and when closing a descriptor, indicates whether the whole byte count was completely transferred. 0 = The whole byte count transferred. 1 = Transfer terminated before the whole byte count was transferred. | | 31 | Own | RW<br>0x0 | Ownership Bit When running in 16M descriptor mode, this bit indicates whether the descriptor is owned by the CPU (0) or the IDMA engine (1). 0 = CPU owned. 1 = IDMA engine owned. | <sup>1.</sup> When running in 64K descriptor mode and when closing the descriptor, the IDMA writes to bits [31:16] the left byte count to be transferred. ### Table 526: Channel IDMA Source Address Register Offset: Channel 0 0x60810, Channel 1 0x60814, Channel 2 0x60818, Channel 3 0x6081C | Bits | Field | Type | Description | |------|--------|-----------|----------------------------------------| | 31:0 | SrcAdd | RW<br>0x0 | Bits [31:0] of the IDMA source address | ### Table 527: Channel IDMA Destination Address Register Offset: Channel 0 0x60820, Channel 1 0x60824, Channel 2 0x60828, Channel 3 0x6082C | Bits | Field | Type | Description | |------|---------|-----------|---------------------------------------------| | 31:0 | DestAdd | RW<br>0x0 | Bits [31:0] of the IDMA destination address | ### Table 528: Channel Next Descriptor Pointer Register Offset: Channel 0 0x60830, Channel 1 0x60834, Channel 2 0x60838, Channel 3 0x6083C | Bits | Field | Type | Description | |------|-------------|-----------|---------------------------------------------------------------------------------------------------------------| | 31:0 | NextDescPtr | RW<br>0x0 | Bits [31:0] of the IDMA next descriptor address The address must be 32-byte aligned (bits [3:0] must be 0x0). | #### Table 529: Channel Current Descriptor Pointer Register Offset: Channel 0 0x60870, Channel 1 0x60874, Channel 2 0x60878, Channel 3 0x6087C | Bits | Field | Type | Description | |------|--------------|-----------|--------------------------------------------------------------------------| | 31:0 | CDPTR0/1/2/3 | RW<br>0x0 | Bits [31:0] of the address from which the current descriptor was fetched | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary ### A.15.2 IDMA Address Decoding Registers Table 530: Base Address Register x Offset: BAR0 0x60A00, BAR1 0x60A08, BAR2 0x60A10, BAR3 0x60A18, BAR4 0x60A20, BAR5 0x60A28, BAR6 0x60A30, BAR7 0x60A38 | Bits | Field | Type | Description | |-------|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Target | RW<br>0x0 | Target unit ID. Specifies the target interface associated with this window. 0x0 = DRAM 0x1 = Devices 0x2 = Reserved 0x3 = PCI 0x3 = Reserved 0x4 = PCI Express 0x5 = Tunit SRAM Other values = Reserved | | 7:4 | Reserved | RO<br>0x0 | Reserved | | 15:8 | Attr | RW<br>0x0 | Specifies target unit specific attributes | | 31:16 | Base | RW<br>0x0 | Window Base Address | Table 531: Size Register x Offset: SR0 0x60A04, SR1 0x60A0C, SR2 0x60A14, SR3 0x60A1C, SR4 0x60A24, SR5 0x60A2C, SR6 0x60A34, SR7 0x60A3C | Bits | Field | Type | Description | |-------|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RO<br>0x0 | Reserved | | 31:16 | Size | RW<br>0x0 | Window Size The number of 1s specifies the size of the window in 64 KB granularity (e.g. a value of 0x00ff specifies 256x64k = 16 MB). | Table 532: High Address Remap x Register<sup>1</sup> Offset: Register 0 0x60A60, Register 1 0x60A64, Register 2 0x60A68, Register 3 0x60A6C | Bits | Field | Туре | Description | |------|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Remap | RW<br>0x0 | Remap Address Specifies address bits [63:32] to be driven to the target interface. Only relevant for target interfaces that supports more than 32-bit addressing | <sup>1.</sup> Remap 0 corresponds to Base Address register 0, Remap 1 to Base Address register 1, Remap 2 to Base Address register 2 and Remap 3 to Base Address register 3. Table 533: Base Address Enable Register Offset: 0x60A80 Bits Field Туре Description 7:0 En RWAddress Window Enable 0xFF Bit per window. If set to 0, the corresponding address window is enabled. 31:8 Reserved RO Read only. 0x0 Table 534: Channelx Access Protect Register Offset: Channel 0 0x60A70, Channel 1 0x60A74, Channel 2 0x60A78, Channel 3 0x60A7C | Bits | Field | Туре | Description | |-------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1:0 | Win0 | RW<br>0x3 | Window0 Access control 0x0 = No access allowed 0x1 = Read Only 0x2 = Reserved 0x3 = Full access (read or write) In case of access violation (e.g. write data to a read only region), an interrupt is set, and the transaction is not driven to the target interface | | 3:2 | Win1 | RW<br>0x3 | Window1 access control | | 5:4 | Win2 | RW<br>0x3 | Window2 access control | | 7:6 | Win3 | RW<br>0x3 | Window3 access control | | 9:8 | Win4 | RW<br>0x3 | Window4 access control | | 11:10 | Win5 | RW<br>0x3 | Window5 access control | | 13:12 | Win6 | RW<br>0x3 | Window6 access control | | 15:14 | Win7 | RW<br>0x3 | Window7 access control | | 31:16 | Reserved | RO<br>0x0 | Read only. | ## A.15.3 IDMA Channel Control Registers Table 535: Channel Control (Low) Register Offset: Channel 0 0x60840, Channel 1 0x60844, Channel 2 0x60848, Channel 3 0x6084C | Bits | Field | Type | Description | |------|---------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | DstBurstLimit | RW<br>0x0 | 000 = 8 Bytes<br>001 = 16 Bytes<br>010 = Reserved<br>011 = 32 Bytes<br>100 = 128 Bytes<br>101 = Reserved<br>110 = Reserved<br>111 = 64 Bytes | | 3 | SrcHold | RW<br>0x0 | Source Hold 0 = Increment source address. 1 = Hold in the same value. | | 4 | Reserved | RW<br>0x0 | Reserved | | 5 | DestHold | RW<br>0x0 | Destination Hold 0 = Increment destination address. 1 = Hold in the same value. | | 8:6 | SrcBurstLimit | RW<br>0x0 | Burst Limit in Each IDMA Access 000 = 8 Bytes 001 = 16 Bytes 010 = Reserved 011 = 32 Bytes 100 = 128 Bytes 101 = Reserved 110 = Reserved 111 = 64 Bytes | | 9 | ChainMode | RW<br>0x0 | Chained Mode 0 = Chained mode 1 = Non-Chained mode | | 10 | IntMode | RW<br>0x0 | Interrupt Mode 0 = Interrupt asserted every time the IDMA byte count reaches 0. 1 = Interrupt asserted when the Next Descriptor pointer is NULL and the IDMA byte count reaches 0. NOTE: IntMode is only relevant in chain mode. | | 11 | Reserved | RW<br>0x0 | Reserved<br>Must be set to 1. | | 12 | ChanEn | RW<br>0x0 | Channel Enable 0 = The channel is suspended. 1 = The channel is activated. Re-setting the bit to 1, allows the channel to continue the IDMA transfer. | Table 535: Channel Control (Low) Register (Continued) Offset: Channel 0 0x60840, Channel 1 0x60844, Channel 2 0x60848, Channel 3 0x6084C | Bits | Field | Type | Description | |-------|----------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | FetchND | RWC<br>0x0 | Fetch Next Descriptor If set to 1, forces a fetch of the next descriptor. Cleared after the fetch is completed. NOTE: FetchND is only relevant in chain mode. | | 14 | ChanAct | RO<br>0x0 | IDMA Channel Active Read only. 0 = Channel is not active. 1 = Channel is active. | | 16:15 | Reserved | RW<br>0x0 | Reserved | | 17 | CDEn | RW<br>0x0 | Close Descriptor Enable If enabled, the IDMA writes the upper byte(s) of the byte count field back to memory. In 64K descriptor mode, it writes the remainder byte count into bits [31:16] of the byte count field. In n16M descriptor mode, it writes the ownership and status bits into bits [31:24] of byte count field. 0 = Disable 1 = Enable NOTE: Enable in chain mode only. Disable when a new chain is begun by directly programming the first | | | | | descriptor of the chain into the channel registers instead of fetching the descriptor from memory using the <fetchnd> bit [13].</fetchnd> | | 19:18 | Reserved | RW<br>0x0 | Reserved<br>Must be 0x0 | | 20 | Abr | RW<br>0x0 | Channel Abort When the software sets this bit to 1, the IDMA aborts in the middle. The bit is cleared by the IDMA hardware. | | 22:21 | SAddrOvr | RW<br>0x0 | Override Source Address 00 = No override. 01 = Source interface and attributes are taken from BAR 1 10 = Source interface and attributes are taken from BAR 2 11 = Source interface and attributes are taken from BAR 3 | | 24:23 | DAddrOvr | RW<br>0x0 | Override Destination Address 00 = No override. 01 = Destination interface and attributes are taken from BAR 1 10 = Destination interface and attributes are taken from BAR 2 11 = Destination interface and attributes are taken from BAR 3 | | 26:25 | NAddrOvr | RW<br>0x0 | Override Next Descriptor Address 00 = No override. 01 = Next descriptor interface and attributes are taken from BAR 1 10 = Next descriptor interface and attributes are taken from BAR 2 11 = Next descriptor interface and attributes are taken from BAR 3 | Table 535: Channel Control (Low) Register (Continued) Offset: Channel 0 0x60840, Channel 1 0x60844, Channel 2 0x60848, Channel 3 0x6084C | Bits | Field | Type | Description | |-------|----------|-----------|-----------------------------------------------------------------| | 30:27 | Reserved | RW<br>0x0 | Reserved | | 31 | DescMode | RW<br>0x0 | Descriptor Mode 0 = 64K descriptor mode 1 = 16M descriptor mode | Table 536: Channel Control (High) Register Offset: Channel 0 0x60880, Channel 1 0x60884, Channel 2 0x60888, Channel 3 0x6088C | Bits | Field | Type | Description | |------|----------|-----------|------------------------------| | 7:0 | Reserved | RW<br>0x0 | Reserved Must be set to 0x3. | | 31:8 | Reserved | RO<br>0x0 | Read Only. | ### A.15.4 IDMA Interrupt Registers Table 537: Interrupt Cause Register<sup>1</sup> Offset: 0x608C0 | Bits | Field | Type | Description | |-------|----------|------------|--------------------------------------------------------------------------------------------| | 0 | Comp | RW<br>0x0 | Channel0 IDMA Completion | | 1 | AddrMiss | RW<br>0x0 | Channel0 Address Miss<br>Failed address decoding. | | 2 | AccProt | RW<br>0x0 | Channel0 Access Protect Violation | | 3 | WrProt | RW<br>0x0 | Channel0 Write Protect | | 4 | Own | RW<br>0x0 | Channel0 Descriptor Ownership Violation Attempt to access the descriptor owned by the CPU. | | 7:5 | Reserved | RW<br>0x0 | Reserved | | 12:8 | Various | RW<br>0x0 | Same as channel0 cause bits | | 15:13 | Reserved | RES<br>0x0 | Reserved | Table 537: Interrupt Cause Register<sup>1</sup> (Continued) Offset: 0x608C0 | Bits | Field | Type | Description | |-------|----------|------------|-----------------------------| | 20:16 | Various | RW<br>0x0 | Same as channel0 cause bits | | 23:21 | Reserved | RES<br>0x0 | Reserved | | 28:24 | Various | RW<br>0x0 | Same as channel0 cause bits | | 31:29 | Reserved | RES<br>0x0 | Reserved | <sup>1.</sup> All cause bits are clear only. They are set to 1 upon an interrupt event and cleared when the software writes a value of 0. Writing 1 has no affect. ## Table 538: Interrupt Mask Register Offset: 0x608C4 | | 1 | 1 | | |-------|----------|------------|------------------------------------------------------| | Bits | Field | Type | Description | | 0 | Comp | RW<br>0x0 | Comp Interrupt 0 = Disable 1 = Enable | | 1 | AddrMiss | RW<br>0x0 | Address Miss Interrupt 0 = Disable 1 = Enable | | 2 | AccProt | RW<br>0x0 | Access Protection Interrupt 0 = Disable 1 = Enable | | 3 | WrProt | RW<br>0x0 | Write Protection Interrupt 0 = Disable 1 = Enable | | 4 | Own | RW<br>0x0 | Ownership Violation Interrupt 0 = Disable 1 = Enable | | 7:5 | Reserved | RES<br>0x0 | Reserved | | 12:8 | Various | RW<br>0x0 | Same as channel0 mask bits | | 15:13 | Reserved | RES<br>0x0 | Reserved | | 20:16 | Various | RW<br>0x0 | Same as channel0 mask bits | | 23:21 | Reserved | RES<br>0x0 | Reserved | Table 538: Interrupt Mask Register (Continued) Offset: 0x608C4 | Bits | Field | Type | Description | |-------|----------|------------|----------------------------| | 28:24 | Various | RW<br>0x0 | Same as channel0 mask bits | | 31:29 | Reserved | RES<br>0x0 | Reserved | Table 539: Error Address Register Offset: 0x608C8 | Bits | Field | Type | Description | |------|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ErrAddr | RW<br>0x0 | Bits [31:0] of Error Address Latched upon any of the error events interrupts (address miss, access protection, write protection, ownership violation). Once the address is latched, no new address is latched until the register is read. NOTE: No address will be latched where the respective interrupt is masked (disabled). See Table 538, "Interrupt Mask Register," on page 361. | Table 540: Error Select Register Offset: 0x608CC | Bits | Field | Туре | Description | |------|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | Sel | RW<br>0x0 | Specifies the error event currently reported in the Error Address register: 0x0 = Reserved 0x1 = AddrMiss0 0x2 = AccProt0 0x3 = WrProt0 0x4 = Own0 0x5-0x7 = Reserved 0x8 = Reserved 0x9 = AddrMiss1 0xA = AccProt1 0xB = WrProt1 0xC = Own1 0xD-0xF = Reserved 0x11 = AddrMiss2 0x12 = AccProt2 0x13 = WrProt2 0x13 = WrProt2 0x14 = Own2 0x15-0x17 = Reserved 0x19 = AddrMiss3 0x1A = AccProt3 0x1B = WrProt3 0x1C = Own3 0x1D-0x1F = Reserved Read Only. | | 31:5 | Reserved | RO<br>0x0 | Read only. | ## A.16 XOR Engine Registers Table 541: XOR Engine Register Map | Register | Offset | Table, Page | |------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | XOR Engine Control Registers | | | | XOR Engine Channel Arbiter (XECHAR) | 0x60900 | Table 542, p. 366 | | XOR Engine [01] Configuration (XExCR) | XOR0 0x60910,<br>XOR1 0x60914 | Table 543, p. 366 | | XOR Engine [01] Activation (XExACTR) | XOR0 0x60920,<br>XOR1 0x60924 | Table 544, p. 368 | | XOR Engine Interrupt Registers | | | | XOR Engine Interrupt Cause (XEICR) | 0x60930 | Table 545, p. 369 | | XOR Engine Interrupt Mask (XEIMR) | 0x60940 | Table 546, p. 370 | | XOR Engine Error Cause (XEECR) | 0x60950 | Table 547, p. 371 | | XOR Engine Error Address (XEEAR) | 0x60960 | Table 548, p. 371 | | XOR Engine Descriptor Registers | | | | XOR Engine [01] Next Descriptor Pointer (XExNDPR) | XOR0 0x60B00,<br>XOR1 0x60B04 | Table 549, p. 372 | | XOR Engine [01] Current Descriptor Pointer (XExCDPR) | XOR0 0x60B10,<br>XOR1 0x60B14 | Table 550, p. 372 | | XOR Engine [01] Byte Count (XExBCR) | XOR0 0x60B20,<br>XOR1 0x60B24 | Table 551, p. 372 | | XOR Engine Address Decoding Registers | · | | | XOR Engine [01] Window Control (XExWCR) | XOR0 0x60B40,<br>XOR1 0x60B44 | Table 552, p. 372 | | XOR Engine Base Address (XEBARx) | XEBAR0 0x60B50,<br>XEBAR1 0x60B54,<br>XEBAR2 0x60B58,<br>XEBAR3 0x60B5C,<br>XEBAR4 0x60B60,<br>XEBAR5 0x60B64,<br>XEBAR6 0x60B68,<br>XEBAR7 0x60B6C | Table 553, p. 374 | Table 541: XOR Engine Register Map (Continued) | Register | Offset | Table, Page | |----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | XOR Engine Size Mask (XESMRx) | XESMR0 0x60B70,<br>XESMR1 0x60B74,<br>XESMR2 0x60B78,<br>XESMR3 0x60B7C<br>,<br>XESMR4 0x60B80,<br>XESMR5 0x60B84,<br>XESMR6 0x60B88,<br>XESMR7 0x60B8C | Table 554, p. 374 | | XOR Engine High Address Remap (XEHARRx) | XEHARRO 0x60B9<br>0,<br>XEHARR1 0x60B9<br>4,<br>XEHARR2 0x60B9<br>8,<br>XEHARR3 0x60B9<br>C | Table 555, p. 374 | | XOR Engine [01] Address Override Control (XExAOCR) | XE0AOCR 0x60BA<br>0,<br>XE1AOCR 0x60BA<br>4 | Table 556, p. 375 | | XOR Engine ECC/MemInit Registers | | | | XOR Engine [01] Destination Pointer (XExDPR0) | XOR0 0x60BB0,<br>XOR1 0x60BB4 | Table 557, p. 377 | | XOR Engine[01] Block Size (XExBSR) | XOR0 0x60BC0,<br>XOR1 0x60BC4 | Table 558, p. 377 | | XOR Engine Timer Mode Control (XETMCR) | 0x60BD0 | Table 559, p. 377 | | XOR Engine Timer Mode Initial Value (XETMIVR) | 0x60BD4 | Table 560, p. 378 | | XOR Engine Timer Mode Current Value (XETMCVR) | 0x60BD8 | Table 561, p. 378 | | XOR Engine Initial Value Low (XEIVRL) | 0x60BE0 | Table 562, p. 378 | | XOR Engine Initial Value High (XEIVRH) | 0x60BE4 | Table 563, p. 379 | ### A.16.1 XOR Engine Control Registers Table 542: XOR Engine Channel Arbiter (XECHAR) Offset: 0x60900 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|----------------------------------------------------------------------------------------------------------| | 0 | Slice0 | RW<br>0x0 | Slice #0 of the channel pizza arbiter. 0 - slice is owned by channel 0. 1 - slice is owned by channel 1. | | 1 | Slice1 | RW<br>0x1 | Slice #1 of the channel pizza arbiter. | | 2 | Slice2 | RW<br>0x0 | Slice #2 of the channel pizza arbiter. | | 3 | Slice3 | RW<br>0x1 | Slice #3 of the channel pizza arbiter. | | 4 | Slice4 | RW<br>0x0 | Slice #4 of the channel pizza arbiter. | | 5 | Slice5 | RW<br>0x1 | Slice #5 of the channel pizza arbiter. | | 6 | Slice6 | RW<br>0x0 | Slice #6 of the channel pizza arbiter. | | 7 | Slice7 | RW<br>0x1 | Slice #7 of the channel pizza arbiter. | | 31:8 | Reserved | RO<br>0x0 | Reserved. | Table 543: XOR Engine [0..1] Configuration (XExCR) Offset: XOR0 0x60910, XOR1 0x60914 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | OperationMode | RW<br>0x0 | Specifies the type of operation to be carried out by XOR Engine. 0x0 = XOR calculate operation. 0x1 = CRC-32 calculate operation. 0x2 = DMA operation. 0x3 = ECC cleanup operation. 0x4 = Memory Initialization operation. 0x5 = Reserved. 0x6 = Reserved. 0x7 = Reserved. | | 3 | Reserved | RW<br>0x0 | Reserved | Table 543: XOR Engine [0..1] Configuration (XExCR) (Continued) Offset: XOR0 0x60910, XOR1 0x60914 | Bits | Field | Type/<br>InitVal | Description | |------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6:4 | SrcBurstLimit | RW<br>0x4 | Burst Limit in each source read request access over the Internal Crossbar 0x0 = Reserved. 0x1 = Reserved. 0x2 = 32 Bytes 0x3 = 64 Bytes 0x4 = 128 Bytes. 0x5 = Reserved. 0x5 = Reserved. 0x7 = Reserved. | | 7 | Reserved | RW<br>0x0 | Reserved | | 10:8 | DstBurstLimit | RW<br>0x4 | Burst Limit in each destination write request access over the Internal Crossbar 0x0 = Reserved. 0x1 = Reserved. 0x2 = 32 Bytes 0x3 = 64 Bytes 0x4 = 128 Bytes 0x5 = Reserved. 0x5 = Reserved. 0x7 = Reserved. NOTE: When using cache coherency, the burst limit must not exceed 32 bytes. | | 11 | Reserved | RW<br>0x0 | Reserved | | 12 | DrdResSwp | RW<br>0x0 | Data Read Response Endianess Swap control. 0 = Do not swap endianess. 1 = Swap endianess. If swapping is enabled, byte0 is exchanged with byte7, byte1 with byte 6 etc. | | 13 | DwrReqSwp | RW<br>0x0 | Data Write request Endianess Swap control. 0 = Do not swap endianess. 1 = Swap endianess. If swapping is enabled, byte0 is exchanged with byte7, byte1 with byte 6 etc. | | 14 | DesSwp | RW<br>0x0 | Descriptor read/write Endianess Swap control. 0 = Do not swap endianess. 1 = Swap endianess. If swapping is enabled, byte0 is exchanged with byte7, byte1 with byte 6 etc. | Table 543: XOR Engine [0..1] Configuration (XExCR) (Continued) Offset: XOR0 0x60910, XOR1 0x60914 | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------| | 15 | RegAccProtect | RW<br>0x1 | Internal Register Access protection Enable. 0 = Access protection mechanism is disabled. 1 = Access protection mechanism is enabled. | | 31:16 | Reserved | RO<br>0x0 | Reserved. | Table 544: XOR Engine [0..1] Activation (XExACTR) Offset: XOR0 0x60920, XOR1 0x60924 | Bits | Field | Type/<br>InitVal | Description | |------|-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | XEStart | WO<br>0x0 | 0 = Clearing this bit has no meaning and will be disregarded by XOR Engine. 1 = XOR Engine Start. When the software sets this bit, it activates the relevant XOR Engine channel. Setting it again after XOR Engine entered inactive state, initiates a new operation. Setting it again after XOR Engine channel entered pause state, re-activates the channel and resumes the suspended operation execution. After entering active state, XOR Engine will signal the software by setting the XEactive bit. NOTE: Software must confirm that XOR Engine is inactive before setting XEstart. Setting it when XOR Engine is active will be disregarded. | | 1 | XEstop | WO<br>0x0 | <ul> <li>0 = Clearing this bit has no meaning and will be disregarded by XOR Engine.</li> <li>1 = XOR Engine Stop. When the software sets this bit, it de-activates the relevant XOR Engine channel. XOR Engine will stop the current operation at the earliest opportunity (refer to Stop Operation section). After entering de-active state XOR Engine will signal the software by clearing XEactive bit and asserting the stopped interrupt.</li> <li>NOTE: Setting XEstop when XOR Engine is inactive or paused will be disregarded.</li> </ul> | | 2 | XEpause | WO<br>0x0 | O = Clearing this bit has no meaning and will be disregarded by XOR Engine. 1 = XOR Engine Pause. When the software sets this bit, it pauses the relevant XOR Engine channel. XOR Engine will suspend at the earliest opportunity (refer to Pause Operation section). After entering paused state XOR Engine will signal the software by clearing XEactive bit and asserting the paused interrupt. | | 3 | XErestart | WO<br>0x0 | XOR Engine Restart after Pause Control 0 = Clearing this bit has no meaning and will be disregarded by the XOR Engine. 1 = The XOR Engine restart after pause. Setting this bit after the XOR Engine channel enters the pause state re-activates the channel and resumes the suspended operation execution. | ## Table 544: XOR Engine [0..1] Activation (XExACTR) Offset: XOR0 0x60920, XOR1 0x60924 | Bits | Field | Type/<br>InitVal | Description | |------|----------|------------------|-----------------------------------------------------------------------------------------------------------------| | 5:4 | XEstatus | RO<br>0x0 | XOR Engine Status indication. 0 = Channel not active. 1 = Channel active. 2 = Channel paused. 3 = Reserved. | | 31:6 | Reserved | RO<br>0x0 | Reserved. | ### A.16.2 XOR Engine Interrupt Registers Table 545: XOR Engine Interrupt Cause (XEICR<sup>1</sup>) Offset: 0x60930 | Bit | Field | Type/<br>InitVal | Description | |-----|---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | EOD0 | CO<br>0x0 | End of Descriptor - Asserted when the XOR Engine finished the transfer of the current descriptor operation. (byteCount==0). Software can control EOD interrupt assertion per descriptor through EODIntEn bit in the Command field of the descriptor. | | 1 | EOC0 | CO<br>0x0 | End of Chain - Asserted when the XOR Engine finished transfer of current descriptor operation. and it is currently the last in the descriptor chain. (byteCount==0) and (XENDP=NULL). Also asserted upon end of chain processing due to error condition. | | 2 | Stopped0 | CO<br>0x0 | XOR Engine completed stopping routine, after receiving stop command (setting XEstop). It has entered Inactive state. | | 3 | Paused0 | CO<br>0x0 | XOR Engine completed Pausing routine, after receiving pause command (setting XEpause). It has entered paused state. | | 4 | AddrDecode0 | CO<br>0x0 | Failed address decoding. Address is not in any window or matches more than one window. | | 5 | AccProt0 | CO<br>0x0 | Access Protect Violation. Trying to access an address in a window in which access is not allowed. | | 6 | WrProt0 | CO<br>0x0 | Write Protect violation. Trying to write to a window which is write protected. | | 7 | OwnErr0 | CO<br>0x0 | Descriptor Ownership Violation Attempt to access the descriptor owned by the CPU. | | 8 | IntParityErr0 | CO<br>0x0 | Parity error. caused by erroneous internal buffer read. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 369 Document Classification: Proprietary June 25, 2007, Preliminary Table 545: XOR Engine Interrupt Cause (XEICR<sup>1</sup>) (Continued) Offset: 0x60930 | Bit | Field | Type/<br>InitVal | Description | |-------|------------|------------------|----------------------------------------------------------------------------| | 9 | XbarErr0 | RW<br>0x0 | Crossbar Parity error Caused by erroneous read response from the Crossbar. | | 15:10 | Reserved | RO<br>0x0 | Reserved. | | 25:16 | Channel #1 | CO<br>0x0 | Same for XOR Engine channel #1. | | 31:26 | Reserved | RO<br>0x0 | Reserved. | <sup>1.</sup> All cause bits are clear only. They are set to 1 upon an interrupt event and cleared when the software writes a value of 0. Writing 1 has no affect (don't care). XOR Engine will disregard such write attempts. Table 546: XOR Engine Interrupt Mask (XEIMR) Offset: 0x60940 | Bit | Field | Type/<br>InitVal | Description | |-------|-----------------|------------------|-------------------------------------------------| | 0 | EODMask0 | RW<br>0x0 | If set to 1, EOD interrupt is enabled. | | 1 | EOCMask0 | RW<br>0x0 | If set to 1, EOC interrupt is enabled. | | 2 | StoppedMask0 | RW<br>0x0 | If set to 1, Stopped interrupt is enabled. | | 3 | PauseMask0 | RW<br>0x0 | If set to 1, Paused interrupt is enabled. | | 4 | AddrDecodeMask0 | RW<br>0x0 | If set to 1, AddrDecode interrupt is enabled. | | 5 | AccProtMask0 | RW<br>0x0 | If set to 1, AccProt interrupt is enabled. | | 6 | WrProtMask0 | RW<br>0x0 | If set to 1, WrProt interrupt is enabled. | | 7 | OwnMask0 | RW<br>0x0 | If set to 1, OwnErr interrupt is enabled. | | 8 | IntParityMask0 | RW<br>0x0 | If set to 1, IntParityErr interrupt is enabled. | | 9 | XbarMask0 | RW<br>0x0 | If set to 1,XbarErr interrupt is enabled. | | 15:10 | Reserved | RW<br>0x0 | Reserved. | ## Table 546: XOR Engine Interrupt Mask (XEIMR) (Continued) Offset: 0x60940 | Bit | Field | Type/<br>InitVal | Description | |-------|------------|------------------|---------------------------------| | 25:16 | Channel #1 | RO<br>0x0 | Same for XOR Engine Channel #1. | | 31:26 | Reserved | RO<br>0x0 | Reserved. | ## Table 547: XOR Engine Error Cause (XEECR) Offset: 0x60950 | Bit | Field | Type/<br>InitVal | Description | |------|-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | ErrorType | ROC<br>0x0 | Specifies the error event currently reported in the Error Address register: 0x0 = Null 0x1–0x3 = Reserved. 0x4 = AddrDecode0 0x5 = AccProt0 0x6 = WrProt0 0x7–0x13 = Reserved. 0x14 = AddrDecode1 0x15 = AccProt1 0x16 = WrProt1 0x17–0x1F = Reserved. This field is self cleared by reading the Error Address Register (XEEAR). Once the error cause is latched, no new error cause or address is latched to XEECR or XEEAR, until SW reads XEEAR. The Software should read XEECR first, and than XEEAR. | | 31:5 | Reserved | RO<br>0x0 | Reserved. | ## Table 548: XOR Engine Error Address (XEEAR) Offset: 0x60960 | Bit | Field | Type/<br>InitVal | Description | |------|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ErrAddr | RO<br>0x0 | Bits[31:0] of Error Address Latched upon any of the address windows violation event (address miss, multiple hit, access protect, write protect). Once the address is latched, no new address is latched until SW reads it (Read access to XEEAR). SW should read XEECR first, and than XEEAR. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 371 Document Classification: Proprietary June 25, 2007, Preliminary #### A.16.3 XOR Engine Descriptor Registers Table 549: XOR Engine [0..1] Next Descriptor Pointer (XExNDPR) Offset: XOR0 0x60B00, XOR1 0x60B04 | Bit | Field | Type/<br>InitVal | Description | |------|-------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | NextDescPtr | [4:0] RO<br>0x0<br>[31:5]RW<br>0x0 | XOR Engine's next descriptor address pointer. In XOR mode, bits[5:0] must be zero. In CRC/DMA mode, bits[4:0] must be zero. NOTE: The value 0x0 is reserved for end of chain NULL indication. Descriptors must not be placed at address 0x0. The XOR Engine will ignore attempts to read a descriptor from that address. | Table 550: XOR Engine [0..1] Current Descriptor Pointer (XExCDPR) Offset: XOR0 0x60B10, XOR1 0x60B14 | Bit | Field | Type/<br>InitVal | Description | |------|----------------|------------------|------------------------------------------------------------------------------------------------| | 31:0 | CurrentDescPtr | RO<br>0x0 | XOR Engine current descriptor address pointer. points to the last descriptor that was fetched. | Table 551: XOR Engine [0..1] Byte Count (XExBCR) Offset: XOR0 0x60B20, XOR1 0x60B24 | Bit | Field | Type/<br>InitVal | Description | |------|---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | ByteCnt | RO<br>0x0 | Number of bytes left for the XOR Engine to execute the current descriptor operation. in XOR, DMA, ECC and MemInit modes: updated after every write action. in CRC mode: updated after every calculation operation. | ### A.16.4 XOR Engine Address Decoding Registers Table 552: XOR Engine [0..1] Window Control (XExWCR) Offset: XOR0 0x60B40, XOR1 0x60B44 | Bits | Field | Туре | Description | |------|--------|-----------|-------------------------------------------------------------------------| | 0 | Win0en | RW<br>0x0 | Window0 Enable. 0x0 = Window 0 is disabled. 0x1 = Window 0 is enabled | | 1 | Win1en | RW<br>0x0 | Window1 Enable. | | 2 | Win2en | RW<br>0x0 | Window2 Enable. | Table 552: XOR Engine [0..1] Window Control (XExWCR) (Continued) Offset: XOR0 0x60B40, XOR1 0x60B44 | Bits | Field | Туре | Description | |-------|----------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | Win3en | RW<br>0x0 | Window3 Enable. | | 4 | Win4en | RW<br>0x0 | Window4 Enable. | | 5 | Win5en | RW<br>0x0 | Window5 Enable. | | 6 | Win6en | RW<br>0x0 | Window6 Enable. | | 7 | Win7en | RW<br>0x0 | Window7 Enable. | | 15:8 | Reserved | RO<br>0x0 | Reserved. | | 17:16 | Win0acc | RW<br>0x3 | Window0 Access control: 0x0 = No access allowed 0x1 = Read Only 0x2 = Reserved 0x3 = Full access (read or write) In case of write protect violation (e.g. write data to a read only region), an interrupt is set, and the transaction is not driven to the target interface | | 19:18 | Win1acc | RW<br>0x3 | Window1 access control. | | 21:20 | Win2acc | RW<br>0x3 | Window2 access control. | | 23:22 | Win3acc | RW<br>0x3 | Window3 access control. | | 25:24 | Win4acc | RW<br>0x3 | Window4 access control. | | 27:26 | Win5acc | RW<br>0x3 | Window5 access control. | | 29:28 | Win6acc | RW<br>0x3 | Window6 access control. | | 31:30 | Win7acc | RW<br>0x3 | Window7 access control. | Table 553: XOR Engine Base Address (XEBARx) Offset: XEBAR0 0x60B50, XEBAR1 0x60B54, XEBAR2 0x60B58, XEBAR3 0x60B5C, XEBAR4 0x60B60, XEBAR5 0x60B64, XEBAR6 0x60B68, XEBAR7 0x60B6C | Bit | Field | Type/<br>InitVal | Description | |-------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | Target | RW<br>0x0 | Specifies the target interface associated with this window:<br>See Address Decoding chapter for full details | | 7:4 | Reserved | RO<br>0x0 | Reserved. | | 15:8 | Attr | RW<br>0x0 | Specifies target specific attributes depending on the target interface.<br>See Table 1, "88F5182 Default Address Map," on page 14. | | 31:16 | Base | RW<br>0x0 | Base Address Used with the size register to set the address window size and location within the range of 4 GB space. | Table 554: XOR Engine Size Mask (XESMRx) Offset: XESMR0 0x60B70, XESMR1 0x60B74, XESMR2 0x60B78, XESMR3 0x60B7C, XESMR4 0x60B80, XESMR5 0x60B84, XESMR6 0x60B88, XESMR7 0x60B8C | Bit | Field | Type/<br>InitVal | Description | |-------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:0 | Reserved | RO<br>0x0 | Reserved. | | 31:16 | SizeMask | RW<br>0x0 | Window Size Used with the size register to set the address window size and location within the range of 4 GB space. Must be programed from LSB to MSB as sequence of 1s followed by sequence of 0s. The number of 1s specifies the size of the window in 64 KB granularity (e.g. a value of 0x00ff specifies 256x64k = 16 MB). | Table 555: XOR Engine High Address Remap (XEHARRx¹) Offset: XEHARR0 0x60B90, XEHARR1 0x60B94, XEHARR2 0x60B98, XEHARR3 0x60B9C | Bit | Field | Type/<br>InitVal | Description | |------|-------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | Remap | RW<br>0x0 | Remap Address Specifies address bits[63:32] to be driven to the target interface. Only relevant for target interfaces that supports more than 4 GB address space. When using target interface that do not support more than 4GB address space, this register must be cleared. | $<sup>{\</sup>it 1. High\ Address\ Remap\ Register\ \#N\ corresponds\ to\ Base\ Address\ register\ \#N,\ respectively.}$ # Table 556: XOR Engine [0..1] Address Override Control (XExAOCR) Offset: XE0AOCR 0x60BA0, XE1AOCR 0x60BA4 | Bit | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | SA0OvrEn | RW<br>0x0 | Override Source Address #0 Control 0x0 = No Override. 0x1 = Override is enabled. | | 2:1 | SA0OvrPtr | RW<br>0x0 | Override Source Address #0 Pointer Specifies the register from which the override parameters will be taken. 0x0 = Target and attributes are taken from XEBAR0. Address[63:32] taken from XEHARR0. 0x1 = Target and attributes are taken from XEBAR1. Address[63:32] taken from XEHARR1. 0x2 = Target and attributes are taken from XEBAR2. Address[63:32] taken from XEHARR2. 0x3 = Target and attributes are taken from XEBAR3. Address[63:32] taken from XEHARR3. NOTE: Valid only if SAOOvrEn is set. | | 3 | SA1OvrEn | RW<br>0x0 | Override Source Address #1 Control | | 5:4 | SA1OvrPtr | RW<br>0x0 | Override Source Address #1 Pointer. NOTE: Valid only if SA1OvrEn is set. | | 6 | SA2OvrEn | RW<br>0x0 | Override Source Address #2 Control | | 8:7 | SA2OvrPtr | RW<br>0x0 | Override Source Address #2 Pointer NOTE: Valid only if SA2OvrEn is set. | | 9 | SA3OvrEn | RW<br>0x0 | Override Source Address #3 Control | | 11:10 | SA3OvrPtr | RW<br>0x0 | Override Source Address #3 Pointer. NOTE: Valid only if SA3OvrEn is set. | | 12 | SA4OvrEn | RW<br>0x0 | Override Source Address #4 Control | | 14:13 | SA4OvrPtr | RW<br>0x0 | Override Source Address #4 Pointer NOTE: Valid only if SA4OvrEn is set. | | 15 | SA5OvrEn | RW<br>0x0 | Override Source Address #5 Control | | 17:16 | SA5OvrPtr | RW<br>0x0 | Override Source Address #5 Pointer NOTE: Valid only if SA5OvrEn is set. | | 18 | SA6OvrEn | RW<br>0x0 | Override Source Address #6 Control. | | 20:19 | SA6OvrPtr | RW<br>0x0 | Override Source Address #6 Pointer NOTE: Valid only if SA6OvrEn is set. | Table 556: XOR Engine [0..1] Address Override Control (XExAOCR) (Continued) Offset: XE0AOCR 0x60BA0, XE1AOCR 0x60BA4 | Bit | Field | Type/<br>InitVal | Description | |-------|-----------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | SA7OvrEn | RW<br>0x0 | Override Source Address #7 Control | | 23:22 | SA7OvrPtr | RW<br>0x0 | Override Source Address #7 Pointer NOTE: Valid only if SA7OvrEn is set. | | 24 | DAOvrEn | RW<br>0x0 | Override Destination Address Control 0x0 - No Override. 0x1 - Override is enabled. | | 26:25 | DAOvrPtr | RW<br>0x0 | Override Destination Address Pointer Specifies the register from which the override parameters will be taken. 0x0 = Target and attributes are taken from XEBAR0. Address[63:32] taken from XEHARR0. 0x1 = Target and attributes are taken from XEBAR1. Address[63:32] taken from XEHARR1. 0x2 = Target and attributes are taken from XEBAR2. Address[63:32] taken from XEHARR2. 0x3 = Target and attributes are taken from XEBAR3. Address[63:32] taken from XEHARR3. NOTE: Valid only if DAOvrEn is set. | | 27 | NDAOvrEn | RW<br>0x0 | Override Next Descriptor Address Control 0x0 = No Override. 0x1 = Override is enabled. | | 29:28 | NDAOvrPtr | RW<br>0x0 | Override Next Descriptor Address Pointer Specifies the register from which the override parameters will be taken. 0x0 = Target and attributes are taken from XEBAR0. Address[63:32] taken from XEHARR0. 0x1 = Target and attributes are taken from XEBAR1. Address[63:32] taken from XEHARR1. 0x2 = Target and attributes are taken from XEBAR2. Address[63:32] taken from XEHARR2. 0x3 = Target and attributes are taken from XEBAR3. Address[63:32] taken from XEHARR3. NOTE: Valid only if NDAOvrEn is set. | | 31:30 | Reserved | RES<br>0x0 | Reserved | ### A.16.5 XOR Engine ECC/MemInit Registers Table 557: XOR Engine [0..1] Destination Pointer (XExDPR0) Offset: XOR0 0x60BB0, XOR1 0x60BB4 | Bit | Field | Type/<br>InitVal | Description | |------|--------|------------------|--------------------------------------------------------------------------------------------| | 31:0 | DstPtr | RW<br>0x0 | Points to target block of ECC/MemInit operations. NOTE: Valid only on ECC, MemInit modes. | Table 558: XOR Engine[0..1] Block Size (XExBSR) Offset: XOR0 0x60BC0, XOR1 0x60BC4 | Bit | Field | Type/<br>InitVal | Description | |------|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | BlockSize | RW<br>0x0 | Size of Block in bytes for ECC or MemInit Operation. Along with XE0DPR or XE1DPR (Destination pointer registers), defines the target block for those operations. Minimum value: 128B. Maximum Value: 4GB The value 0x00000000 stands for 4GB block size. Block must not cross 4GB boundary. NOTE: Valid only on ECC, MemInit modes. | Table 559: XOR Engine Timer Mode Control (XETMCR) Offset: 0x60BD0 | Bit | Field | Type/<br>InitVal | Description | |-----|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | TimerEn | RW<br>0x0 | Enable Timer Mode. Enables triggering ECC operation with timer. If Enabled the target block will be divided to Sections according to SectionSizeCtrl value and the ECC timer will be enabled. Upon expiration of the timer, one section will be processed. When the timer expires in the second time, the next section will be processed, and so on, until all the target block is processed. The XOR Engine will than start cleaning the target block all over again. In order to stop the operation, XEstop must be set. 1 = Timer Mode Enabled. 0 = Timer Mode Disabled. the ECC timer will be activated upon setting XEstart of a channel, which is in ECC timer operation mode. NOTE: Valid only on ECC mode. | | 7:1 | Reserved | RO<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 377 Document Classification: Proprietary June 25, 2007, Preliminary Table 559: XOR Engine Timer Mode Control (XETMCR) (Continued) Offset: 0x60BD0 | Bit | Field | Type/<br>InitVal | Description | |-------|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12:8 | SectionSizeCtrl | RW<br>0x0 | Section size control Specifies the section size for ECC timer mode operation. actual section size (in bytes) = 2^SectionSizeCtrl Minimum Value: 7 (section size of 128B). Maximum Value: 31 (section size of 2GB). Must be less than Block Size (XEBSR) Reserved values: 06 NOTE: Valid only on ECC timer mode. | | 31:13 | Reserved | RO<br>0x0 | Reserved | Table 560: XOR Engine Timer Mode Initial Value (XETMIVR) Offset: 0x60BD4 | Bit | Field | Type/<br>InitVal | Description | |------|--------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | TimerInitVal | RW<br>0x0 | ECC timer mode initial value for count-down. Controls the time period between executions of subsequent sections ECC cleanup. It specifies the number of Tclk cycles between subsequent sections cleanup. If timer expires before current section cleanup has ended, it will be disregarded. NOTE: Valid only if one of the XOR Engine channels is in ECC timer mode. | Table 561: XOR Engine Timer Mode Current Value (XETMCVR) Offset: 0x60BD8 | Bit | Field | Type/<br>InitVal | Description | |------|--------------|------------------|---------------------------------------------------------------------------------------------------------| | 31:0 | TimerCrntVal | RO<br>0x0 | ECC timer mode Current value. NOTE: Valid only if one of the XOR Engine channels is in ECC timer mode. | Table 562: XOR Engine Initial Value Low (XEIVRL) Offset: 0x60BE0 | Bit | Field | Type/<br>InitVal | Description | |------|----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | InitValL | RW<br>0x0 | LSB of Initial Value to be written cyclically to target block in MemInit mode. Mapped to bits[31:00] of initial value. This register is shared between the two XOR Engine channels. The XOR Engine will compose a 64 bit Initial Value out of InitValL and InitValH registers and write it cyclically to the target block. Target block can be of any alignment. NOTE: Valid only on MemInit modes.1 | Table 563: XOR Engine Initial Value High (XEIVRH) Offset: 0x60BE4 | Bit | Field | Type/<br>InitVal | Description | |------|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 31:0 | InitValH | RW<br>0x0 | MSB of Initial Value to be written cyclically to target block in MemInit mode. Mapped to bits[63:32] of initial value. This register is shared between the two XOR Engine channels. The XOR Engine will compose a 64 bit Initial Value out of InitValL and InitValH registers and write it cyclically to the target block. Target block can be of any alignment. NOTE: Valid only on MemInit modes. | ## A.17 General Purpose Port Registers Table 564: GPIO Registers Map | Register | Offset | Table, Page | |---------------------------------------|---------|-------------------| | GPIO Data Out Register | 0x10100 | Table 565, p. 380 | | GPIO Data Out Enable Control Register | 0x10104 | Table 566, p. 380 | | GPIO Blink Enable Register | 0x10108 | Table 567, p. 381 | | GPIO Data In Polarity Register | 0x1010C | Table 568, p. 381 | | GPIO Data In Register | 0x10110 | Table 569, p. 381 | | GPIO Interrupt Cause Register | 0x10114 | Table 570, p. 382 | | GPIO Interrupt Mask Register | 0x10118 | Table 571, p. 382 | | GPIO Interrupt Level Mask Register | 0x1011C | Table 572, p. 382 | ## A.17.1 GPIO Registers Description Table 565: GPIO Data Out Register Offset: 0x10100 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|-----------------------------------------------| | 25:0 | GPIODOut | RW<br>0x0 | GPIO Output Pins Value, bit per each GPIO pin | | 31:26 | Reserved | RW<br>0x0 | Reserved | Table 566: GPIO Data Out Enable Control Register Offset: 0x10104 | Bits | Field | Type/<br>InitVal | Description | |-------|------------|------------------|---------------------------------------------------------------------------------------------------------| | 25:0 | GPIODOutEn | RW<br>0xFFFF | GPIO Port Output Enable This field is active low. Data is driven when the corresponding bit value is 0. | | 31:26 | Reserved | RW<br>0x0 | Reserved | Table 567: GPIO Blink Enable Register Offset: 0x10108 | Bits | Field | Type/<br>InitVal | Description | |-------|------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | GPIODBlink | RW<br>0x0 | GPIO Data Blink When set and the corresponding bit in GPIO Data Out Enable Control Register is enabled, the GPIO pin blinks every ~100 ms (a period of 2^24 TCLK clocks). When set and the corresponding pin on the MPP interface is set for the SATA LED indication, then the LED blinks every ~100 ms (a period of 2^24 TCLK clocks). | | 31:26 | Reserved | RW<br>0x0 | Reserved | Table 568: GPIO Data In Polarity Register Offset: 0x1010C | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|-------------------------------------------------------------------------------------------------------------------| | 25:0 | GPIODataInAct<br>Low | RW<br>0x0 | GPIO Data in Active Low When set to 1 GPIO Data In Register reflects the inverted value of the corresponding pin. | | 31:26 | Reserved | RW<br>0x0 | Reserved | Table 569: GPIO Data In Register Offset: 0x10110 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | GPIODIn | RO<br>0x0 | Each bit in this field reflects the value of the corresponding GPIO pin. If corresponding bit in GPIO Data In Polarity Register is cleared to 0, the bit reflects the pin value with no change. If corresponding bit in GPIO Data In Polarity Register is set to 1, the bit reflects the pin inverted value. | | 31:26 | Reserved | RW<br>0x0 | Reserved | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell Page 381 Document Classification: Proprietary June 25, 2007, Preliminary Table 570: GPIO Interrupt Cause Register Offset: 0x10114 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | GPIOInt | RW0<br>0x0 | A bit in this field is set on the transition of the corresponding bit in the <gpiodin> field, in the GPIO Data In Register, from 0 to 1.</gpiodin> | | 31:26 | Reserved | RW<br>0x0 | Reserved | Table 571: GPIO Interrupt Mask Register Offset: 0x10118 | Bits | Field | Type/<br>InitVal | Description | |-------|----------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | GPIOIntEdge-<br>Mask | RW<br>0x0 | GPIO Interrupt Edge Sensitive Mask The mask bit for each cause bit in the <gpioint> field of the GPIO Interrupt Cause Register (see Table 570 on page 382). 0 = Interrupt is masked. 1 = Interrupt is enabled. The mask only affects the assertion of the interrupt bits in Main Interrupt Cause Register (Table 61 p. 102). It does not affect the setting of bits in the GPIO Interrupt Cause Register.</gpioint> | | 31:26 | Reserved | RW<br>0x0 | Reserved | Table 572: GPIO Interrupt Level Mask Register Offset: 0x1011C | Bits | Field | Type/<br>InitVal | Description | |-------|-----------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | GPIOIntLevel-<br>Mask | RW<br>0x0 | GPIO Interrupt Level Sensitive Mask The mask bit for each bit in the <gpiodin> field of the GPIO Data In Register (see Table 569 on page 381). 0 = Interrupt is masked. 1 = Interrupt is enabled The mask only affects the assertion of the interrupt bit in Main Interrupt Cause Register. It does not affect the value of bits in the GPIO Data In Register.</gpiodin> | | 31:26 | Reserved | RW<br>0x0 | Reserved | # 88F5182 Open Source Community Programmer's User Guide #### Note To set an edge sensitive interrupt, set the corresponding bit in GPIO Interrupt Mask Register. To set a level sensitive interrupt, set the corresponding bit in GPIO Interrupt Level Mask Register. ## A.18 Pins Multiplexing Interface Registers Table 573: MPP Register Map | Register | Offset | Page | |-----------------------------------|---------|-------------------| | MPP Control 0 Register | 0x10000 | Table 574, p. 384 | | MPP Control 1 Register | 0x10004 | Table 575, p. 385 | | MPP Control 2 Register | 0x10050 | Table 576, p. 385 | | Device Multiplex Control Register | 0x10008 | Table 577, p. 386 | | Sample at Reset Register | 0x10010 | Table 578, p. 387 | ### A.18.1 MPP Registers Table 574: MPP Control 0 Register Offset: 0x10000 | Bits | Field | Type/<br>InitVal | Description | |-------|---------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | MPPSel0 | RW<br>Sample<br>at reset | MPP0 Select See the MPP Function Summary table and the Reset Configuration table in the 88F5182 88F5182-based Storage Networking Platforms, Datasheet. | | 7:4 | MPPSel1 | RW<br>Sample<br>at reset | MPP1 Select<br>See field MPPSel0. | | 11:8 | MPPSel2 | RW<br>Sample<br>at reset | MPP2 Select<br>See field MPPSel0. | | 15:12 | MPPSel3 | RW<br>Sample<br>at reset | MPP3 Select<br>See field MPPSel0. | | 19:16 | MPPSel4 | RW<br>Sample<br>at reset | MPP4 Select<br>See field MPPSel0. | | 23:20 | MPPSel5 | RW<br>Sample<br>at reset | MPP5 Select<br>See field MPPSel0. | | 27:24 | MPPSel6 | RW<br>Sample<br>at reset | MPP6 Select<br>See field MPPSel0. | | 31:28 | MPPSel7 | RW<br>Sample<br>at reset | MPP7 Select<br>See field MPPSel0. | Table 575: MPP Control 1 Register Offset: 0x10004 | Bits | Field | Type/<br>InitVal | Description | | |-------|----------|--------------------------|----------------------------------------------------------------------------------------------------------------------|--| | 3:0 | MPPSel8 | RW<br>Sample<br>at reset | MPP8 Select See the MPP Function Summary table in the 88F5182 88F5182-based Storage Networking Platforms, Datasheet. | | | 7:4 | MPPSel9 | RW<br>Sample<br>at reset | MPP9 Select<br>See field MPPSel8. | | | 11:8 | MPPSel10 | RW<br>Sample<br>at reset | MPP10 Select<br>See field MPPSel8. | | | 15:12 | MPPSel11 | RW<br>Sample<br>at reset | MPP11 Select<br>See field MPPSel8. | | | 19:16 | MPPSel12 | RW<br>Sample<br>at reset | MPP12 Select<br>See field MPPSel8. | | | 23:20 | MPPSel13 | RW<br>Sample<br>at reset | MPP13 Select<br>See field MPPSel8. | | | 27:24 | MPPSel14 | RW<br>Sample<br>at reset | MPP14 Select<br>See field MPPSel8. | | | 31:28 | MPPSel15 | RW<br>Sample<br>at reset | MPP15 Select<br>See field MPPSel8. | | Table 576: MPP Control 2 Register Offset: 0x10050 | Bits | Field | Type/<br>InitVal | Description | |------|----------|--------------------------|-----------------------------------------------------------------------------------------------------------------------| | 3:0 | MPPSel16 | RW<br>Sample<br>at reset | MPP16 Select See the MPP Function Summary table in the 88F5182 88F5182-based Storage Networking Platforms, Datasheet. | | 7:4 | MPPSel17 | RW<br>Sample<br>at reset | MPP17 Select<br>See field MPPSel16. | Doc. No. MV-S400130-00 Rev. 0.5 Copyright © 2007 Marvell June 25, 2007, Preliminary Page 385 Table 576: MPP Control 2 Register (Continued) Offset: 0x10050 | Bits | Field | Type/<br>InitVal | Description | |-------|----------|--------------------------|-------------------------------------| | 11:8 | MPPSel18 | RW<br>Sample<br>at reset | MPP18 Select<br>See field MPPSel16. | | 15:12 | MPPSel19 | RW<br>Sample<br>at reset | MPP19 Select<br>See field MPPSel16. | | 31:16 | Reserved | RES<br>0x0 | Reserved | Table 577: Device Multiplex Control Register Offset: 0x10008 | Bits | Field | Type/<br>InitVal | Description | |------|----------|-----------------------|------------------------------------| | 31:0 | Reserved | RES<br>0x03FF0<br>000 | Reserved NOTE: Must be 0x03FF0000. | # 88F5182 Open Source Community Programmer's User Guide #### Note For additional information about the reset pins referred to in the Sample at Reset Register, see the Reset Configuration table in the 88F5182 88F5182-based Storage Networking Platforms, Datasheet for this device. #### Table 578: Sample at Reset Register Offset: 0x10010 **NOTE:** Writing to this register has no effect on the reset-strapped features. This is a status register only. For further details on the functionality of each bit see the reset section in the 88F5182 Datasheet. | Bits | Field | Type/<br>InitVal | Description | |-------|---------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 25:0 | SampleAtReset | RW<br>Sample<br>during<br>reset | [0] = DEV_OEn<br>[1] = DEV_WEn[1]<br>[2] = DEV_WEn[0]<br>[3] = DEV_BURSTn<br>[4] = DEV_AD[14]<br>[5] = DEV_AD[13]<br>[6] = Reserved<br>[10:7] = DEV_AD[11:8]<br>[11] = DEV_A[2]<br>[13:12] = DEV_A[1:0]<br>[15:14] = DEV_ALE[1:0]<br>[17:16] = DEV_AD[7:6]<br>[18] = DEV_AD[12]<br>[19] = DEV_AD[15]<br>[20] = DEV_AD[4]<br>[21] = DEV_AD[5]<br>[22] = DEV_AD[3]<br>[25:24] = DEV_AD[1:0] | | 31:26 | Reserved | RW<br>0x0 | Reserved | # **Appendix B. Revision History** #### Table 579: Revision History | Document Type | Revision | Date | |---------------|----------|---------------| | Preliminary | 0.5 | June 25, 2007 | Marvell Semiconductor, Inc. 5488 Marvell Lane Santa Clara, CA 95054, USA > Tel: 1.408.222.2500 Fax: 1.408.752.9028 > > www.marvell.com **Marvell.** Moving Forward Faster